# **US2066**

# 100 x 32 OLED/PLED Segment/Common Driver with Controller For 20x4 Characters

#### 1 General Description

US2066 is a single-chip CMOS OLED/PLED driver with controller for organic/polymer light emitting diode dot-matrix graphic display. It consists of 100 segments and 34 commons while it can display 1, 2, 3, or 4 lines with 5x8 or 6x8 dots format. This IC is designed for Common Cathode type OLED/PLED panel.

US2066 displays character directly from its internal 10,240 bits (256 characters x 5 x 8 dots) Character Generator ROM (CGROM). All the character codes are stored in the 640 bits (80 characters) Data Display RAM (DDRAM). User defined character can be loaded via 512 bits (8 characters) Character Generator RAM (CGRAM). Data/Commands are sent from general MCU through software selectable 4-/8-bit 68XX/80XX series compatible Parallel Interface,  $I^2C$  interface or Serial Peripheral Interfaces.

The contrast control and oscillator which embedded in US2066 reduce the number of external components. With the special design on minimizing power consumption, US2066 is suitable for portable applications requiring a compact size.

#### 2 Features

- Resolution: 100 x 32 dot matrix panel
- Power supply (2 options selected by hardware configuration):

[Low voltage I/O application]

- V<sub>DDIO</sub> = 2.4V to 3.6V (MCU interface logic level)
- o  $V_{DD} = 2.4V$  to  $V_{DDIO}$ (Low voltage power supply)
- V<sub>CC</sub> = 8.0V to 15.0V (Panel driving power supply)

#### [5V I/O application]

- V<sub>DDIO</sub> = 4.4V to 5.5V (MCU interface logic level)
- V<sub>DD</sub> is internally regulated, a stabilizing capacitor is needed
- V<sub>CC</sub> = 8.0V to 15.0V (Panel driving power supply)
- Segment maximum source current: 450uA
- Common maximum sink current: 45mA
- 256-step Contrast Control
- Pin selectable MCU Interfaces:
  - o 4 / 8-bit 6800/8080-series parallel interface
  - Serial Peripheral Interface
  - I<sup>2</sup>C Interface (Up to 400kbit/s)

- On-Chip Memories
  - Character Generator ROM (CGROM):10,240 bits (256 characters x 5 x 8 dot)
  - Character Generator RAM (CGRAM):
     64 x 8 bits (8 characters)
  - Display Data RAM (DDRAM):80 x 8 bits (80 characters max.)
- Selectable duty cycle: 1/8, 1/16, 1/24, 1/32
- 1, 2, 3 or 4 lines with 5x8 or 6x8 dots format display
- 3 sets of CGROM (ROM A / B / C hardware pin selectable)
- Row Re-mapping and Column Re-mapping
- Double-height Font characters
- Bi-direction shift function
- All character reverse display
- · Display shift per line
- Automatic power on reset
- Screen saving continuous scrolling function in horizontal direction (character by character)
- Screen saving fade in / out feature
- Programmable Frame Frequency
- Smart Cross-talk compensation scheme
- On-Chip Oscillator
- Chip layout for COG
- Wide range of operating temperatures: -40°C to 85°C

#### 2.1 5-dot / 6-dot font width

Table 2-1: 5-dot / 6-dot font width

|              |            | Table 2-1: 5-dot / 6-dot font wid | un <u> </u>              |
|--------------|------------|-----------------------------------|--------------------------|
| Display Line | Duty Ratio | 5-dot font width                  | 6-dot font width         |
| Numbers      | Duty Ratio | Displayable Characters            | Displayable Characters   |
| 1            | 1/8        | 1 lines of 20 characters          | 1 lines of 16 characters |
| 2            | 1/16       | 2 lines of 20 characters          | 2 lines of 16 characters |
| 3            | 1/24       | 3 lines of 20 characters          | 3 lines of 16 characters |
| 4            | 1/32       | 4 lines of 20 characters          | 4 lines of 16 characters |

# Block Diagram

ω

Figure 3-1: US2066 Block Diagram



### 4 Pin Descriptions

#### Key:

| I = Input                           | NC = Not Connected                      |
|-------------------------------------|-----------------------------------------|
| O =Output                           | Pull LOW= connect to Ground             |
| I/O = Bi-directional (input/output) | Pull HIGH= connect to V <sub>DDIO</sub> |
| P = Power pin                       |                                         |

Table 4-1: US2066 Pin Description

| Pin Name           | Pin Type | Description                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |  |  |  |
|--------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|
| V <sub>DD</sub>    | Р        | Power supply for core logic operation.                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | $V_{	extsf{DD}}$ can be supplied externally or regulated internally.                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | In LV IO application (internal $V_{DD}$ is disabled), this is a power input pin.                                                                                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | In 5V IO application (internal $V_{DD}$ is enabled), $V_{DD}$ is regulated internally from $V_{DDIO}$ .                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | A capacitor should be connected between $V_{\text{DD}}$ and $V_{\text{SS}}$ under all circumstances.                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |
| V <sub>DDIO</sub>  | P        | Low voltage power supply and power supply for interface logic level in both Low Voltage I/O and 5V I/O application. It should match with the MCU interface voltage level and must be connected to external source. |  |  |  |  |  |  |  |  |  |  |  |  |
| V <sub>CC</sub>    | P        | Power supply for panel driving voltage. This is also the most positive power voltage supply                                                                                                                        |  |  |  |  |  |  |  |  |  |  |  |  |
| <b>V</b> CC        | '        | pin. It is supplied by external high voltage source.                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |
| V <sub>SS</sub>    | Р        | Ground pin. It must be connected to external ground.                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |
| V <sub>LSS</sub>   | Р        | Analog system ground pin. It must be connected to external ground.                                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |  |
| V <sub>COMH</sub>  | P        | COM signal deselected voltage level.                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |
| COM                |          | A capacitor should be connected between this pin and V <sub>SS</sub> .                                                                                                                                             |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | No external power supply is allowed to connect to this pin.                                                                                                                                                        |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathbf{I}_{REF}$ | I        | This pin is the segment output current reference pin.                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | $I_{\text{REF}}$ is supplied externally. A resistor should be connected between this pin and $V_{\text{SS}}$ to maintain current of around 15uA.                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |
| BS[2:0]            | I        | MCU bus interface selection pins. Select appropriate logic setting as described in the following table. BS2, BS1 and BS0 are pin select.                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | Table 4-2 : Bus Interface selection                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | BS[2:0] Interface                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | 000 Serial Interface                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | 001 Invalid                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | 010 I <sup>2</sup> C                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | 011 Invalid                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | 100 8-bit 6800 parallel                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | 101 4-bit 6800 parallel                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | 110 8-bit 8080 parallel                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | Note 4-bit 8080 parallel                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | (1) 0 is connected to V <sub>SS</sub>                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | (2) 1 is connected to V <sub>DDIO</sub>                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          | =                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          |                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          |                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          |                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          |                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |  |  |
|                    |          |                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |  |  |
|                    | 1        |                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |  |  |

| Pin Name | Pin Type | Description                                                                                                                                                                                    |
|----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BGGND    | P        | Reserved pin. It should be connected to ground.                                                                                                                                                |
| REGVDD   | I        | Internal $V_{\text{DD}}$ regulator selection pin in 5V I/O application mode.                                                                                                                   |
|          |          | When this pin is pulled HIGH, internal $V_{DD}$ regulator is enabled (5V I/O application). When this pin is pulled LOW, internal $V_{DD}$ regulator is disabled (Low voltage I/O application). |
|          |          | Under 5V I/O application mode, internal $V_{\text{DD}}$ regulator can also be disabled by extended command 71h "Function Selection A" for power saving; details refer to Table 6-2.            |
| SHLC     | I        | This pin is used to determine the Common output scanning direction.                                                                                                                            |
|          |          | Table 4-3 : COM scan direction                                                                                                                                                                 |
|          |          | SHLC COM scan direction  1 COM0 to COM31 (Normal)  0 COM31 to COM0 (Reverse)                                                                                                                   |
|          |          | Note  (1) 0 is connected to V <sub>SS</sub> (2) 1 is connected to V <sub>DDIO</sub>                                                                                                            |
| SHLS     | I        | This pin is used to change the mapping between the display data column address and the Segment driver. Refer to Table 6-4 for details.                                                         |
|          |          | Table 4-4 : SEG scan direction                                                                                                                                                                 |
|          |          | SHLS SEG direction                                                                                                                                                                             |
|          |          | 1 SEG0 to SEG99 (Normal) 0 SEG99 to SEG0 (Reverse)                                                                                                                                             |
|          |          | Note  (1) 0 is connected to V <sub>SS</sub> (2) 1 is connected to V <sub>DDIO</sub>                                                                                                            |
| ROM[1:0] | I        | These pins are used to select Character ROM; select appropriate logic setting as described in the following table. ROM1 and ROM0 are pin select as shown in below table:                       |
|          |          | Table 4-5 : Character ROM selection                                                                                                                                                            |
|          |          | ROM1 ROM0 ROM                                                                                                                                                                                  |
|          |          | 0 0 A                                                                                                                                                                                          |
|          |          | 0 1 B<br>1 0 C                                                                                                                                                                                 |
|          |          | 1 1 S/W selectable (3)                                                                                                                                                                         |
|          |          | Note $^{(1)}$ 0 is connected to $V_{SS}$ $^{(2)}$ 1 is connected to $V_{DDIO}$ $^{(3)}$ S/W selectable by extended command 72h "Function Selection B"; details refer to Table 6-2.             |
| OPR[1:0] | I        | This pin is used to select the character number of character generator. Refer to Table 5-4 for details. OPR1 and OPR0 are pin select such that                                                 |
|          |          | Table 4-6 : Character RAM selection                                                                                                                                                            |
|          |          | OPR1 OPR0 CGROM CGRAM                                                                                                                                                                          |
|          |          | 1         1         256         0           0         1         248         8                                                                                                                  |
|          |          | 0                                                                                                                                                                                              |
|          |          | 0 0 240 8                                                                                                                                                                                      |
|          |          | Note $^{(1)}$ 0 is connected to $V_{SS}$ $^{(2)}$ 1 is connected to $V_{DDIO}$                                                                                                                 |

| Pin Name   | Pin Type | Description                                                                                                                                                                                                                                                                                                                                     |
|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO       | I/O      | It is a GPIO pin. Details refer to OLED command DCh.                                                                                                                                                                                                                                                                                            |
| VSL        | Р        | This is segment voltage (output low level) reference pin.                                                                                                                                                                                                                                                                                       |
|            |          | When external VSL is not used, this pin should be left open.                                                                                                                                                                                                                                                                                    |
|            |          | When external VSL is used, connect with resistor and diode to ground (details depend on application).                                                                                                                                                                                                                                           |
| CL         | I        | External clock input pin.                                                                                                                                                                                                                                                                                                                       |
|            |          | When internal clock is enable (i.e. pull HIGH in CLS pin), this pin is not used and should be connected to Ground.                                                                                                                                                                                                                              |
|            |          | When internal clock is disable (i.e. pull LOW is CLS pin), this pin is the external clock source input pin.                                                                                                                                                                                                                                     |
| CLS        | I        | Internal clock selection pin.                                                                                                                                                                                                                                                                                                                   |
|            |          | When this pin is pulled HIGH, internal oscillator is enabled (normal operation).                                                                                                                                                                                                                                                                |
|            |          | When this pin is pulled LOW, an external clock signal should be connected to CL.                                                                                                                                                                                                                                                                |
| CS#        | I        | This pin is the chip select input connecting to the MCU.                                                                                                                                                                                                                                                                                        |
|            |          | The chip is enabled for MCU communication only when CS# is pulled LOW (active LOW).                                                                                                                                                                                                                                                             |
|            |          | In $I^2C$ mode, this pin must connect to $V_{SS}$ .                                                                                                                                                                                                                                                                                             |
| RES#       | I        | This pin is reset signal input.                                                                                                                                                                                                                                                                                                                 |
|            |          | When the pin is pulled LOW, initialization of the chip is executed.<br>Keep this pin pull HIGH during normal operation.                                                                                                                                                                                                                         |
| D/C#       | I        | This pin is Data/Command control pin connecting to the MCU.                                                                                                                                                                                                                                                                                     |
|            |          | When the pin is pulled HIGH, the data at D[7:0] will be interpreted as data.                                                                                                                                                                                                                                                                    |
|            |          | When the pin is pulled LOW, the data at D[7:0] will be transferred to a command register.                                                                                                                                                                                                                                                       |
|            |          | In $I^2$ C mode, this pin acts as SA0 for slave address selection.                                                                                                                                                                                                                                                                              |
|            |          | When serial interface is selected, this pin must be connected to $V_{\text{SS}}$ .                                                                                                                                                                                                                                                              |
| R/W# (WR#) | I        | This pin is read / write control input pin connecting to the MCU interface.                                                                                                                                                                                                                                                                     |
|            |          | When 6800 interface mode is selected, this pin will be used as Read/Write (R/W#) selection input. Read mode will be carried out when this pin is pulled HIGH and write mode when LOW.                                                                                                                                                           |
|            |          | When 8080 interface mode is selected, this pin will be the Write (WR#) input. Data write operation is initiated when this pin is pulled LOW and the chip is selected.                                                                                                                                                                           |
|            |          | When serial or I <sup>2</sup> C interface is selected, this pin must be connected to V <sub>SS</sub> .                                                                                                                                                                                                                                          |
| E (RD#)    | I        | This pin is MCU interface input.                                                                                                                                                                                                                                                                                                                |
|            |          | When 6800 interface mode is selected, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled HIGH and the chip is selected. When 8080 interface mode is selected, this pin receives the Read (RD#) signal. Read operation is initiated when this pin is pulled LOW and the chip is selected. |
|            |          | When serial or I <sup>2</sup> C interface is selected, this pin must be connected to V <sub>SS</sub> .                                                                                                                                                                                                                                          |

# **US2066**

| Pin Name        | Pin Type | Description                                                                                                                                                                                                                             |
|-----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 |          |                                                                                                                                                                                                                                         |
| D[7:0]          | I/O      | These pins are bi-directional data bus connecting to the MCU data bus.                                                                                                                                                                  |
|                 |          | Unused pins are recommended to tie LOW.                                                                                                                                                                                                 |
|                 |          | When serial interface mode is selected, D0 will be the serial clock input: SCLK; D1 will be the serial data input: SID and D2 will be the serial data output: SOD.                                                                      |
|                 |          | When $I^2C$ mode is selected, D2, D1 should be tied together and serve as $SDA_{out}$ , $SDA_{in}$ in application and D0 is the serial clock input, SCL.                                                                                |
| FR              | 0        | This pin outputs RAM write synchronization signal. Proper timing between MCU data writing and frame display timing can be achieved to prevent tearing effect. It should be kept NC if it is not used. Refer to Section 5.4 for details. |
| SEG0 ~<br>SEG99 | 0        | These pins provide the OLED segment driving signals. These pins are $V_{\text{SS}}$ state when display is OFF.                                                                                                                          |
| COM0 ~<br>COM31 | 0        | These pins provide the Common switch signals to the OLED panel. These pins are in high impedance state when display is OFF.                                                                                                             |
| C[1:0]          | -        | These pins are reserved. Nothing should be connected to these pins, nor are they connected together.                                                                                                                                    |
| TR[9:0]         | -        | These pins are reserved. Nothing should be connected to these pins, nor are they connected together.                                                                                                                                    |

#### **5 Functional Block Descriptions**

#### 5.1 MCU Interface selection

US2066 has all four kinds of interface type with MCU:  $I^2C$ , serial, 4-bit bus and 8-bit bus. Different MCU modes can be set by hardware selection on BS[2:0] pins; refer to Table 4-2 for BS[2:0] setting. This chip MCU interface consists of 8 data pins and 5 control pins. The pin assignment at different interface mode is summarized in Table 5-1.

Table 5-1: MCU interface assignment under different bus interface mode

| Pin Name<br>Bus  | Data/C  | Comman | and Interface Control Signal | I   |         |                    |                   |      |        |      |     |         |      |
|------------------|---------|--------|------------------------------|-----|---------|--------------------|-------------------|------|--------|------|-----|---------|------|
| Interface        | D7      | D6     | D5                           | D4  | D3      | D2                 | D1                | D0   | E      | R/W# | CS# | D/C#    | RES# |
| 4-bit 6800       |         | D[7    | 7:4]                         |     | Tie LO\ | N                  |                   |      | E      | R/W# | CS# | D/C#    | RES# |
| 4-bit 8080       |         | D[7    | 7:4]                         |     | Tie LO\ | N                  |                   |      | RD#    | WR#  | CS# | D/C#    | RES# |
| 8-bit 6800       |         |        |                              | D[7 | 7:0]    |                    |                   |      | E      | R/W# | CS# | D/C#    | RES# |
| 8-bit 8080       |         |        |                              | D[7 | 7:0]    |                    |                   |      | RD#    | WR#  | CS# | D/C#    | RES# |
| Serial Interface | Tie LOV | V      |                              |     |         | SOD                | SID               | SCLK | Tie LC | W    | CS# | Tie LOW | RES# |
| $I^2C$           | Tie LOV | V      |                              |     |         | SDA <sub>OUT</sub> | SDA <sub>IN</sub> | SCL  | Tie LC | )W   |     | SA0     | RES# |

#### 5.1.1 MCU Parallel 6800-series Interface

The parallel interface consists of 8 bi-directional data pins (D[7:0]), R/W#, D/C#, E and CS#.

A LOW in R/W# indicates WRITE operation and HIGH in R/W# indicates READ operation.

A LOW in D/C# indicates COMMAND read/write and HIGH in D/C# indicates DATA read/write.

The E input serves as data latch signal while CS# is LOW. Data is latched at the falling edge of E signal.

Table 5-2: Control pins of 6800 interface

| Function      | E        | R/W<br># | CS# | D/C# |
|---------------|----------|----------|-----|------|
| Write command | <b>↓</b> | L        | L   | L    |
| Read status   | 1        | Н        | L   | L    |
| Write data    | 1        | L        | L   | Н    |
| Read data     | 1        | Н        | L   | Н    |

#### Note

(1) 
 stands for falling edge of signal
 H stands for HIGH in signal
 L stands for LOW in signal

In order to match the operating frequency of display RAM with that of the microprocessor, some pipeline processing is internally performed which requires the insertion of a dummy read before the first actual display data read. This is shown in Figure 5-1.

Figure 5-1: Data read back procedure - insertion of dummy read



In case of 4-bit bus mode, data transfer is performed by two times to transfer 1 byte data.

When interfacing data length is 4-bit, only 4 ports, D[7:4], are used as data bus; the unused 4 ports, D[3:0] are recommended to tie to GND.

At first higher 4-bit (in case of 8-bit bus mode, the contents of D4 - D7) are transferred, and then lower 4-bit (in case of 8-bit bus mode, the contents of D0 - D3) are transferred. So transfer is performed by two times.

When interfacing data length is 8-bit, transfer is performed at a time through 8 ports, from D[7:0].

#### 5.1.2 MCU Parallel 8080-series Interface

low

The parallel interface consists of 8 bi-directional data pins (D[7:0]), RD#, WR#, D/C# and CS#.

A LOW in D/C# indicates COMMAND read/write and HIGH in D/C# indicates DATA read/write. A rising edge of RD# input serves as a data READ latch signal while CS# is kept LOW. A rising edge of WR# input serves as a data/command WRITE latch signal while CS# is kept LOW.

CS#

WR#

D[7:0]

D/C#

high

Figure 5-2: Example of Write procedure in 8080 parallel interface mode





Table 5-3: Control pins of 8080 interface

| Function      | RD#      | WR#      | CS# | D/C# |
|---------------|----------|----------|-----|------|
| Write command | Н        | <b>↑</b> | L   | L    |
| Read status   | 1        | Н        | L   | L    |
| Write data    | Н        | <b>↑</b> | L   | Н    |
| Read data     | <b>↑</b> | Н        | L   | Н    |

#### Note

<sup>(1) ↑</sup> stands for rising edge of signal

<sup>(2)</sup> H stands for HIGH in signal

#### (3) L stands for LOW in signal

In order to match the operating frequency of display RAM with that of the microprocessor, some pipeline processing is internally performed which requires the insertion of a dummy read before the first actual display data read. This is shown in Figure 5-4.

Figure 5-4: Display data read back procedure - insertion of dummy read

#### 5.1.3 Serial Interface

When serial interface mode is started, all the three ports, SCLK (synchronizing transfer clock; i.e. D0), SID (serial input data; i.e. D1), and SOD (serial output data; i.e. D2), are used. **If US2066** is **used with other chips**, chip select port (CS#) can be used. By setting CS# to "Low", US2066 can receive SCLK input. If CS# is set to "High", US2066 resets the internal transfer counter.

Before transfer real data, start byte has to be transferred. It is composed of succeeding five "High" bits, read write control bit (R/W), register selection bit (DC) and end bit that indicates the end of start byte. Whenever succeeding five "High" bits are detected by US2066, it makes serial transfer counter reset and ready to receive next information.

The next input data are register selection bit that determine which register will be used, and read write control bit that determine the direction of data. Then end bit is transferred, which must have "Low" value to show the end of start byte. (Refer to Figure 5-5 and Figure 5-6).

#### 5.1.3.1 Write Operation (R/W = 0)

After start byte is transferred from MPU to US2066, 8-bit data is transferred which is divided into 2 bytes, each byte has four bit's real data and four bit's partition token data. For example, if real data is "10110001" (D0 - D7), then serially transferred data becomes "1011 0000 0001 0000" where the 2<sup>nd</sup> and the 4<sup>th</sup> four bits must be "0000" for safe transfer. To transfer several bytes continuously without changing D/C bit and R/W bit, start byte transfer is needed only at first starting time. Namely, after first start byte is transferred, real data can be transferred succeeding.

#### 5.1.3.2 Read Operation (R/W = 1)

After start byte is transferred to US2066, MPU can receive 8-bit data through the SOD port at a time from the LSB. Wait time is needed to insert between start byte and data reading, because internal reading from RAM requires some delay. Continuous data reading is possible like serial write operation. It also needs only one start byte, **only if some delay between reading operations of each byte is inserted.** During the reading operation, US2066 observes succeeding five "High" from MPU. If it is detected, US2066 restarts serial operation at once and ready to receive DC bit. So in continuous reading operation, SID port must be "Low".

Serial Write Operation CS (Input) SCLK (Input) SID (Input) Synchronizing BitString Lower Data Upper Data ist Byte 2nd Byte Serial Read Operation CS (Input) SCLK (Input) SID (Input) 101 SOD (Output) XD5 XD6 XD7 Synchronizing BitString Lower Data Upper Data

Figure 5-5: Timing Diagram of Serial Data Transfer





#### 5.1.4 MCU I<sup>2</sup>C Interface

The  $I^2C$  communication interface consists of slave address bit SA0,  $I^2C$ -bus data signal SDA (SDA<sub>OUT</sub>/D<sub>2</sub> for output and SDA<sub>IN</sub>/D<sub>1</sub> for input) and  $I^2C$ -bus clock signal SCL (D<sub>0</sub>). Both the data and clock signals must be connected to pull-up resistors. RES# is used for the initialization of device.

a) Slave address bit (SA0)

US2066 has to recognize the slave address before transmitting or receiving any information by the  $I^2C$ -bus. The device will respond to the slave address following by the slave address bit ("SA0" bit) and the read/write select bit ("R/W#" bit) with the following byte format,

 $b_7 \ b_6 \ b_5 \ b_4 \ b_3 \ b_2 \ b_1 \ b_0 \\ 0 \ 1 \ 1 \ 1 \ 1 \ 0 \ SA0 \ R/W\#$ 

"SA0" bit provides an extension bit for the slave address. Either "0111100" or "0111101" can be selected as the slave address of US2066. D/C# pin acts as SA0 for slave address selection.

"R/W#" bit is used to determine the operation mode of the  $I^2$ C-bus interface. R/W#=1, it is in read mode. R/W#=0, it is in write mode.

#### b) I<sup>2</sup>C-bus data signal (SDA)

SDA acts as a communication channel between the transmitter and the receiver. The data and the acknowledgement are sent through the SDA.

It should be noticed that the ITO track resistance and the pulled-up resistance at "SDA" pin becomes a voltage potential divider. As a result, the acknowledgement would not be possible to attain a valid logic 0 level in "SDA".

"SDA $_{\rm IN}$ " and "SDA $_{\rm OUT}$ " are tied together and serve as SDA. The "SDA $_{\rm IN}$ " pin must be connected to act as SDA. The "SDA $_{\rm OUT}$ " pin may be disconnected. When "SDA $_{\rm OUT}$ " pin is disconnected, the acknowledgement signal will be ignored in the I $^2$ C-bus.

#### c) I<sup>2</sup>C-bus clock signal (SCL)

Slave address

The transmission of information in the  $I^2$ C-bus is following a clock signal, SCL. Each transmission of data bit is taken place during a single clock period of SCL.

#### 5.1.4.1 I<sup>2</sup>C-bus Write data

The  $I^2C$ -bus interface gives access to write data and command into the device. Please refer to Figure 5-7 for the write mode of  $I^2C$ -bus in chronological order.

Note: Co - Continuation bit D/C# - Data / Command Selection bit ACK – Acknowledgement SA0 - Slave address bit R/W# - Read / Write Selection bit S - Start Condition P - Stop Condition Write Mode S 0 0 0 ი 1 1 0 0 1

Figure 5-7: I<sup>2</sup>C-bus data format

 $m\,\geq\,0\,\,\text{words}$ 



1 byte

#### 5.1.4.2 Write mode for I2C

- 1) The master device initiates the data communication by a start condition. The definition of the start condition is shown in Figure 5-8. The start condition is established by pulling the SDA from HIGH to LOW while the SCL stays HIGH.
- 2) The slave address is following the start condition for recognition use. For the US2066, the slave address is either "b0111100" or "b0111101" by changing the SA0 to LOW or HIGH (D/C pin acts as SA0).
- 3) The write mode is established by setting the R/W# bit to logic "0".
- 4) An acknowledgement signal will be generated after receiving one byte of data, including the slave address and the R/W# bit. Please refer to the Figure 5-9 for the graphical representation of the acknowledge signal. The acknowledge bit is defined as the SDA line is pulled down during the HIGH period of the acknowledgement related clock pulse.
- 5) After the transmission of the slave address, either the control byte or the data byte may be sent across the SDA. A control byte mainly consists of Co and D/C# bits following by six "0"'s.
  - a. If the Co bit is set as logic "0", the transmission of the following information will contain data bytes only.
  - b. The D/C# bit determines the next data byte is acted as a command or a data. If the D/C# bit is set to logic "0", it defines the following data byte as a command. If the D/C# bit is set to logic "1", it defines the following data byte as a data which will be stored at the DDRAM. The DDRAM address counter will be increased by one automatically after each data write.
- 6) Acknowledge bit will be generated after receiving each control byte or data byte.
- 7) The write mode will be finished when a stop condition is applied. The stop condition is also defined in Figure 5-8. The stop condition is established by pulling the "SDA in" from LOW to HIGH while the "SCL" stays HIGH.



Figure 5-8: Definition of the Start and Stop Condition





Please be noted that the transmission of the data bit has some limitations.

1. The data bit, which is transmitted during each SCL pulse, must keep at a stable state within the "HIGH" period of the clock pulse. Please refer to the Figure 5-10 for graphical representations. Except in start or stop conditions, the data line can be switched only when the SCL is LOW.

2. Both the data line (SDA) and the clock line (SCL) should be pulled up by external resistors.

SDA

SCL

Data line is stable

Change of data

Figure 5-10: Definition of the data transfer condition

#### 5.2 Command Decoder

This module determines whether the input data is interpreted as data or command. Data is interpreted based upon the input of the D/C# pin.

If D/C# pin is HIGH, D[7:0] is interpreted as display data written to Character Generator RAM (CGRAM) or Display Data RAM (DDRAM). If it is LOW, the input at D[7:0] is interpreted as a command. Then data input will be decoded and written to the corresponding command register.

#### **5.3 Oscillator Circuit and Display Time Generator**

Internal Oscillator Fosc Divider Divider Display Clock

Figure 5-11 : Oscillator Circuit and Display Time Generator

This module is an on-chip LOW power RC oscillator circuitry. The operation clock (CLK) can be generated either from internal oscillator or external source CL pin. This selection is done by CLS pin. If CLS pin is pulled HIGH, internal oscillator is chosen and CL should be connected to  $V_{SS}$ . Pulling CLS pin LOW disables internal oscillator and external clock must be connected to CL pins for proper operation. When the internal oscillator is selected, its output frequency Fosc can be changed by command D5h A[7:4].

The display clock (DCLK) for the Display Timing Generator is derived from CLK. The division factor "D" can be programmed from 1 to 16 by command D5h

$$DCLK = F_{OSC} / D$$

The frame frequency of display is determined by the following formula.

$$\textbf{F}_{\text{FRM}} = \frac{\textbf{F}_{\text{osc}}}{\textbf{D} \times \textbf{K} \times \textbf{1}/\textbf{Duty Ratio}}$$

, where

- D stands for clock divide ratio. It is set by command D5h A[3:0]. The divide ratio has the range from 1 to 16.
- K is the number of display clocks per row. The value is derived by
  - $K = Phase 1 period + Phase 2 period + K_0$ 
    - = 18 + 7 + 126 = 151 at power on reset (that is  $K_0$  is a constant that equals to 126)

(Please refer to Section 5.5 "Segment Drivers / Common Drivers" for the details of the "Phase")

- Duty Ratio depends on display line number and segment-icon mode status. Refer to Table 2-1 for details.
- F<sub>OSC</sub> is the oscillator frequency. It can be changed by OLED command D5h A[7:4]. The higher the register setting results in higher frequency.

#### 5.4 FR Synchronization

FR synchronization signal can be used to prevent tearing effect.



The starting time to write a new image to OLED driver is depended on the MCU writing speed. If MCU can finish writing a frame image within one frame period, it is classified as fast write MCU. For MCU needs longer writing time to complete (more than one frame but within two frames), it is a slow write one.

**For fast write MCU:** MCU should start to write new frame of ram data just after rising edge of FR pulse and should be finished well before the rising edge of the next FR pulse.

**For slow write MCU**: MCU should start to write new frame ram data after the falling edge of the  $1^{st}$  FR pulse and must be finished before the rising edge of the  $3^{rd}$  FR pulse.

#### 5.5 Segment Drivers / Common Drivers

Segment drivers deliver 100 current sources to drive the OLED panel. The driving current can be adjusted from 0 to 450uA with 256 steps. Common drivers generate voltage-scanning pulses.

The segment driving waveform is divided into three phases:

- 1. In phase 1, the OLED pixel charges of previous image are discharged in order to prepare for next image content display.
- 2. In phase 2, the OLED pixel is driven to the targeted voltage. The pixel is driven to attain the corresponding voltage level from  $V_{SS}$ . The period of phase 2 can be programmed in length from 1 to 15 DCLKs. If the capacitance value of the pixel of OLED panel is larger, a longer period is required to charge up the capacitor to reach the desired voltage.
- 3. In phase 3, the OLED driver switches to use current source to drive the OLED pixels and this is the current drive stage.

Figure 5-12: Segment Output Waveform in three phases



After finishing phase 3, the driver IC will go back to phase 1 to display the next row image data. This three-step cycle is run continuously to refresh image display on OLED panel.

#### 5.6 SEG/COM Driving Block

This block is used to derive the incoming power sources into the different levels of internal use voltage and current.

- V<sub>CC</sub> is the most positive voltage supply.
- V<sub>COMH</sub> is the Common deselected level. It is internally regulated.
- V<sub>LSS</sub> is the ground path of the analog and panel current.
- $\bullet$  I<sub>REF</sub> is a reference current source for segment current drivers I<sub>SEG</sub>. The relationship between reference current and segment current of a color is:

$$I_{SEG} = (Contrast+1) / 8 x I_{REF}$$

in which the contrast (0~255) is set by OLED command "Set Contrast" 81h

The magnitude of  $I_{REF}$  is controlled by the value of resistor, which is connected between  $I_{REF}$  pin and  $V_{SS}$  as shown in Figure 5-13. It is recommended to set  $I_{REF}$  to 15 ± 2uA so as to achieve  $I_{SEG}$  = 450uA at maximum contrast 255.

Figure 5-13: I<sub>REF</sub> Current Setting by Resistor Value



Since the voltage at  $I_{REF}$  pin is  $V_{CC}$  –4.5V, the value of resistor R1 can be found as below:

For 
$$I_{REF} = 15uA$$
,  $V_{CC} = 15V$ :

R1 = (Voltage at 
$$I_{REF} - V_{SS}$$
) /  $I_{REF}$   
= (15 - 4.5) / 15uA  
= 700k $\Omega$ 

#### 5.7 Power ON and OFF Sequence

The following figures illustrate the recommended power ON and power OFF sequence of US2066:

When LV I/O mode is chosen:

#### Power ON sequence:

- 1. Power ON V<sub>DDIO</sub>, V<sub>DD</sub>
- 2. After  $V_{DDIO}$ ,  $V_{DD}$  become stable, set RES# pin LOW (logic low) for at least 3us  $(t_1)^{(4)}$  and then HIGH (logic high).
- 3. After set RES# pin LOW (logic low), wait for at least  $\frac{100us}{t_2}$ . Then Power ON  $V_{CC}$ <sup>(1)</sup>
- 4. After V<sub>CC</sub> become stable, send fundamental command 0Ch (for RE=0b, SD=0b) for display ON. SEG/COM will be ON after 100ms (t<sub>AF</sub>).

Figure 5-14: The Power ON sequence.

#### Power OFF sequence:

- 1. Send fundamental command 08h (for RE=0b, SD=0b) for display OFF.
- 2. Power OFF V<sub>CC.</sub> (1), (2), (3)
- 3. Power OFF  $V_{DDIO}$ ,  $V_{DD}$  after  $t_{OFF}$ . (where Minimum  $t_{OFF}$ =0ms (5), Typical  $t_{OFF}$ =100ms)



Figure 5-15: The Power OFF sequence

#### Note:

- (1) Since an ESD protection circuit is connected between  $V_{DDIO}$ ,  $V_{DD}$  and  $V_{CC}$ ,  $V_{CC}$  becomes lower than  $V_{DDIO}$ ,  $V_{DD}$  whenever  $V_{DDIO}$ ,  $V_{DD}$  is ON and  $V_{CC}$  is OFF as shown in the dotted line of  $V_{CC}$  in Figure 5-14 and Figure 5-15.
- (2) V<sub>CC</sub> should be kept float (i.e. disable) when it is OFF.
- <sup>(3)</sup> Power Pins ( $V_{DDIO}$ ,  $V_{DD}$ ,  $V_{CC}$ ) can never be pulled to ground under any circumstance.
- $^{(4)}$  The register values are reset after  $t_1$ .
- $^{(5)}$   $V_{DDIO}$ ,  $V_{DD}$  should not be Power OFF before  $V_{CC}$  Power OFF.

#### When 5V I/O mode is chosen:

#### Power ON sequence:

1. Power ON V<sub>DDIO</sub>

- 2. After  $V_{DDIO}$  becomes stable, set wait time at least 1ms ( $t_0$ ) for internal  $V_{DD}$  become stable. Then set RES# pin LOW (logic low) for at least 3us ( $t_1$ ) (4) and then HIGH (logic high).
- 3. After set RES# pin LOW (logic low), wait for at least 100us (t<sub>2</sub>). Then Power ON V<sub>CC.</sub><sup>(1)</sup>
- 4. After V<sub>CC</sub> become stable, send fundamental command 0Ch (for RE=0b, SD=0b) for display ON. SEG/COM will be ON after 200ms (t<sub>AF</sub>).



Figure 5-16: The Power ON sequence.

#### Power OFF sequence:

- 1. Send fundamental command 08h (for RE=0b, SD=0b) for display OFF.
- 2. Power OFF V<sub>CC.</sub> (1), (2), (3)
- 3. Power OFF  $V_{DDIO}$  after  $t_{OFF}$ . (where Minimum  $t_{OFF}$ =0ms (5), Typical  $t_{OFF}$ =100ms)



Figure 5-17: The Power OFF sequence

#### Note:

- $^{(1)}$  Since an ESD protection circuit is connected between  $V_{DDIO}$ ,  $V_{DD}$  and  $V_{CC}$ ,  $V_{CC}$  becomes lower than  $V_{DDIO}$ ,  $V_{DD}$  whenever  $V_{DDIO}$ ,  $V_{DD}$  is ON and  $V_{CC}$  is OFF as shown in the dotted line of  $V_{CC}$  in Figure 5-16 and Figure 5-17.
- (2) V<sub>CC</sub> should be kept float (i.e. disable) when it is OFF.
- (3) Power Pins (V<sub>DDIO</sub>, V<sub>DD</sub>, and VCC) can never be pulled to ground under any circumstance.
- $^{(4)}$  The register values are reset after  $t_1$ .
- $^{(5)}$   $V_{DDIO}$ ,  $V_{DD}$  should not be Power OFF before  $V_{CC}$  Power OFF.

#### 5.8 Busy Flag (BF)

When BF = "High", it indicates that the internal operation is being processed. So during this time the next instruction cannot be accepted. BF can be read, when D/C# = Low and R/W# (WR#) = High (Read Instruction Operation), through D7. Before executing the next instruction, be sure that BF is not high.

#### 5.9 Address Counter (AC)

Address Counter (AC) stores DDRAM and CGRAM address, transferred from Command Decoder After writing into (reading from) DDRAM and CGRAM, AC is automatically increased (decreased) by 1. In parallel and serial mode, when D/C# = Low and R/W# (WR#) = High, AC can be read through D[6:0].

#### 5.10 Cursor/Blink Control Circuit

It controls cursor/blink ON/OFF and black/white inversion at cursor position.

#### 5.11 Display Data Ram (DDRAM)

DDRAM stores display data of maximum  $80 \times 8$  bits (80 characters). DDRAM address is set in the address counter (AC) as a hexadecimal number. (Refer to Figure 5-18)

Figure 5-18: DDRAM Address

| MSB |     |     |     |     |     | LSB |
|-----|-----|-----|-----|-----|-----|-----|
| AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

#### **Display of 5-Dot Font Width Character**

#### 5-dot 1-line Display

In case of 1-line display with 5-dot font, the address range of DDRAM is 00H-4FH (Refer to Figure 5-19)

Figure 5-19: 1-line x 20ch. Display (5-dot Font Width)





#### 5-dot 2-line Display

In case of 2-line display with 5-dot font, the address range of DDRAM is 00H-27H, 40H-67H (refer to Figure 5-20).

Figure 5-20: 2-line x 20ch. Display (5-dot Font Width)



#### 5-dot 3-line Display

In case of 3-line display with 5-dot font, the address range of DDARM is 00H-13H, 20H-33H, 40H-53H (refer to Figure 5-21).

Figure 5-21: 3-line x 20ch. Display (5-dot Font Width)



#### 5-dot 4-line Display

In case of 4-line display with 5-dot font, the address range of DDARM is 00H-13H, 20H-33H, 40H-53H, 60H-73H (refer to

Figure 5-22: 4-line x 20ch. Display (5-dot Font Width)

| 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 ← Display Position                                                              |  |
|------------------------------------------------------------------------------------------------------------------------------------|--|
| COM0 00 01 02 03 04 05 06 07 08 09 0A 0B 0C 0D 0E 0F 10 11 12 13 - DDRAM Address                                                   |  |
| COM15 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 30 31 32 33                                                                  |  |
| COM16   40   41   42   43   44   45   46   47   48   49   4A   4B   4C   4D   4E   4F   50   51   52   53                          |  |
| COM24   60   61   62   63   64   65   66   67   68   69   6A   6B   6C   6D   6E   6F   70   71   72   73                          |  |
| SEG0 SEG99                                                                                                                         |  |
|                                                                                                                                    |  |
| 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20  COMO [01   02   03   04   05   06   07   08   09   00   00   00   00   00   00 |  |
| COM7 01 02 03 04 03 00 07 00 03 0A 0B 0C 0B 0C 01 10 11 12 13 00                                                                   |  |
| COM15 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 30 31 32 33 20 COM16 44 42 42 42 45 45 45 45 45 45 45 45 45 45 45 45 45         |  |
| $\left[\frac{\text{COM}23}{1} + 1 + 2 + 3 + 4 + 45 + 46 + 47 + 48 + 49 + 44 + 48 + 40 + 40 + 40 + 40 + 40 + 50 + 50 + 50$          |  |
| COM24   61   62   63   64   65   66   67   68   69   6A   6B   6C   6D   6E   6F   70   71   72   73   60                          |  |
| (After Shift Left)                                                                                                                 |  |
|                                                                                                                                    |  |
| 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20                                                                                 |  |
| COM7 13 00 01 02 03 04 05 06 07 08 09 0A 0B 0C 0D 0E 0F 10 11 12                                                                   |  |
| COMB   33   20   21   22   23   24   25   26   27   28   29   2A   2B   2C   2D   2E   2F   30   31   32                           |  |
| COM16                                                                                                                              |  |
| COM24 73 60 61 62 63 64 65 66 67 68 69 6A 6B 6C 6D 6E 6F 70 71 72                                                                  |  |
| (After Shift Right)                                                                                                                |  |
|                                                                                                                                    |  |

#### **DISPLAY OF 6-DOT FONT WIDTH CHARACTER**

When the device is used in 6-dot font width mode, SEG96, SEG97, SEG98 and SEG99 must be opened.

#### 6-dot 1-line Display

In case of 1-line display with 6-dot font, the address range of DDRAM is 00H-4FH (refer to Figure 5-23).

Figure 5-23: 1-line x 16ch. Display (6-dot Font Width)



#### 6-dot 2-line Display

In case of 2-line display with 6-dot font, the address range of DDRAM is 00H-27H, 40H-67H (refer to Figure 5-24).

Figure 5-24: 2-line x 16ch. Display (6-dot Font Width)



#### 6-dot 3-line Display

In case of 3-line display with 6-dot font, the address range of DDARM is 00H-13H, 20H-33H, 40H-53H (refer to Figure 5-25).

Figure 5-25: 3-line x 16ch. Display (6-dot Font Width)



#### 6-dot 4-line Display

In case of 4-line display with 6-dot font, the address range of DDARM is 00H-13H, 20H-33H, 40H-53H, 60H-73H (refer to Figure 5-26).

Figure 5-26: 4-line x 16ch. Display (6-dot Font Width)



#### 5.12 CGROM (Character Generator ROM)

There are 3 optional CGROM's in US2066 (details refer to Section 12), which is selected by ROM0 and ROM1 pins (by extension command 72h under appropriate H/W pin setting; refer to Table 4-5 and

Table 6-2 for details), while each CGROM has 5 x 8 dots 256 Character Pattern.

#### 5.13 CGRAM (Character Generator RAM)

CGRAM has up to 8 characters of 5 x 8 dots, selectable by OPR0 and OPR1 pins (refer to Table 4-6).

Table 5-4: CGRAM and CGROM arrangement with



By writing font data to CGRAM, user defined character can be used (refer to Table 5-5).

Table 5-5: Relationship between Character Code (DDRAM) and Character Pattern (CGRAM)

#### **5x8 dots Character Pattern**

| Character Code (DDRAM Data) CGRAM A |    |    |    |    |    |    |    |    | Addı | ess |    | CGRAM Daata |    |    |    |    |    |    |    | Pattern |    |          |
|-------------------------------------|----|----|----|----|----|----|----|----|------|-----|----|-------------|----|----|----|----|----|----|----|---------|----|----------|
| D7                                  | D6 | D5 | D4 | D3 | D2 | D1 | D0 | A5 | A4   | А3  | A2 | A1          | Α0 | P7 | P6 | P5 | P4 | P3 | P2 | P1      | P0 | Number   |
| 0                                   | 0  | 0  | 0  | Х  | 0  | 0  | 0  | 0  | 0    | 0   | 0  | 0           | 0  | B1 | В0 | Х  | 0  | 1  | 1  | 1       | 0  | Pattern1 |
|                                     |    |    |    |    |    |    |    |    |      |     | 0  | 0           | 1  |    |    |    | 1  | 0  | 0  | 0       | 1  |          |
|                                     |    |    |    |    |    |    |    |    |      |     | 0  | 1           | 0  |    |    |    | 1  | 0  | 0  | 0       | 1  |          |
|                                     |    |    |    |    |    |    |    |    |      |     | 0  | 1           | 1  |    |    |    | 1  | 1  | 1  | 1       | 1  |          |
|                                     |    |    |    |    |    |    |    |    |      |     | 1  | 0           | 0  |    |    |    | 1  | 0  | 0  | 0       | 1  |          |
|                                     |    |    |    |    |    |    |    |    |      |     | 1  | 0           | 1  |    |    |    | 1  | 0  | 0  | 0       | 1  |          |
|                                     |    |    |    |    |    |    |    |    |      |     | 1  | 1           | 0  |    |    |    | 1  | 0  | 0  | 0       | 1  |          |
|                                     |    |    |    |    |    |    |    |    |      |     | 1  | 1           | 1  |    |    |    | 0  | 0  | 0  | 0       | 0  |          |
|                                     |    |    |    |    |    |    |    |    |      |     |    |             |    |    |    |    |    |    |    |         |    |          |
|                                     |    |    |    |    |    |    |    |    |      |     |    |             |    |    |    |    |    |    |    |         |    |          |
| 0                                   | 0  | 0  | 0  | Х  | 1  | 1  | 1  | 1  | 1    | 1   | 0  | 0           | 0  | B1 | B0 | Х  | 1  | 0  | 0  | 0       | 1  | Pattern8 |
|                                     |    |    |    |    |    |    |    |    |      |     | 0  | 0           | 1  |    |    |    | 1  | 0  | 0  | 0       | 1  |          |
|                                     |    |    |    |    |    |    |    |    |      |     | 0  | 1           | 0  |    | •  |    | 1  | 0  | 0  | 0       | 1  |          |
|                                     |    |    |    |    |    |    |    |    |      |     | 0  | 1           | 1  |    |    |    | 1  | 1  | 1  | 1       | 1  |          |
|                                     |    |    |    | •  |    |    |    |    |      |     | 1  | 0           | 0  |    |    |    | 1  | 0  | 0  | 0       | 1  |          |
|                                     |    |    |    | •  |    |    |    |    |      |     | 1  | 0           | 1  |    |    |    | 1  | 0  | 0  | 0       | 1  |          |
|                                     |    |    |    |    |    |    |    |    |      |     | 1  | 1           | 0  |    |    |    | 1  | 0  | 0  | 0       | 1  |          |
|                                     |    |    |    |    |    |    |    |    |      |     | 1  | 1           | 1  |    |    |    | 0  | 0  | 0  | 0       | 0  |          |

#### 6 x 8 Dots Character Pattern

| (  | Chara | cter | Code | (DD | RAM | Data | a) |    | CG | RAM | Addı | ress |    |    |    | CC | 3RAN | /I Daa | ata |    |    | Pattern  |
|----|-------|------|------|-----|-----|------|----|----|----|-----|------|------|----|----|----|----|------|--------|-----|----|----|----------|
| D7 | D6    | D5   | D4   | D3  | D2  | D1   | D0 | A5 | A4 | А3  | A2   | A1   | Α0 | P7 | P6 | P5 | P4   | P3     | P2  | P1 | P0 | Number   |
| 0  | 0     | 0    | 0    | Х   | 0   | 0    | 0  | 0  | 0  | 0   | 0    | 0    | 0  | B1 | B0 | 0  | 0    | 1      | 1   | 1  | 0  | Pattern1 |
|    |       |      |      |     |     |      |    |    |    |     | 0    | 0    | 1  |    |    | 0  | 1    | 0      | 0   | 0  | 1  |          |
|    |       |      |      |     |     |      |    |    |    |     | 0    | 1    | 0  |    |    | 0  | 1    | 0      | 0   | 0  | 1  |          |
|    |       |      |      |     |     |      |    |    |    |     | 0    | 1    | 1  |    |    | 0  | 1    | 1      | 1   | 1  | 1  |          |
|    |       |      |      |     |     |      |    |    |    |     | 1    | 0    | 0  |    |    | 0  | 1    | 0      | 0   | 0  | 1  |          |
|    |       |      |      |     |     |      |    |    |    |     | 1    | 0    | 1  |    |    | 0  | 1    | 0      | 0   | 0  | 1  |          |
|    |       |      |      |     |     |      |    |    |    |     | 1    | 1    | 0  |    |    | 0  | 1    | 0      | 0   | 0  | 1  |          |
|    |       |      |      |     |     |      |    |    |    |     | 1    | 1    | 1  |    |    | 0  | 0    | 0      | 0   | 0  | 0  |          |
|    |       |      |      | ٠   |     |      |    |    |    |     |      |      |    |    |    |    |      |        |     |    |    | •        |
| 0  | 0     | 0    | 0    | x   | 1   | 1    | 1  | 1  | 1  | 1   | 0    | 0    | 0  | B1 | B0 | 0  | 1    | 0      | 0   | 0  | 1  | Pattern8 |
| -  | •     | -    | -    |     |     |      |    |    |    |     | 0    | 0    | 1  |    |    | 0  | 1    | 0      | 0   | 0  | 1  |          |
|    |       |      |      |     |     |      |    |    |    |     | 0    | 1    | 0  |    |    | 0  | 1    | 0      | 0   | 0  | 1  |          |
|    |       |      |      |     |     |      |    |    |    |     | 0    | 1    | 1  |    |    | 0  | 1    | 1      | 1   | 1  | 1  |          |
|    |       |      |      |     |     |      |    |    |    |     | 1    | 0    | 0  |    |    | 0  | 1    | 0      | 0   | 0  | 1  |          |
|    |       |      |      |     |     |      |    |    |    |     | 1    | 0    | 1  |    |    | 0  | 1    | 0      | 0   | 0  | 1  |          |
|    |       |      |      |     |     |      |    |    |    |     | 1    | 1    | 0  |    |    | 0  | 1    | 0      | 0   | 0  | 1  |          |
|    |       |      |      |     |     |      |    |    |    |     | 1    | 1    | 1  |    |    | 0  | 0    | 0      | 0   | 0  | 0  |          |

#### **Notes:**

- $^{(1)}$  When BE (Blink Enable bit) = "High", blink is controlled by B1 and B0 bit.
  - In case of 5-dot font width, when B1 = "1", enabled dots of P0-P4 will blink, and when B1 = "0" and B0 = "1", enabled dots of P4 will blink, when B1 = "0" and B0 = "0", blink will not happen.
  - In case of 6-dot font width, when B1 = "1", enabled dots of P0-P5 will blink, and when B1 = "0" and B0 = "1", enabled dots of P5 will blink, when B1 = "0" and B0 = "0", blink will not happen.
- (2) "X": Don't care

#### 5.14 5V I/O regulator

US2066 accepts two low voltage power supply ranges:

- 2.4-3.6V [Low Voltage I/O Application] and
- 4.4-5.5V [5V I/O Application]

5V IO Regulator is enabled to regulate internal V<sub>DD</sub> for power supply of internal circuit blocks (core logic operation).

Table 5-6 summarizes the input / output connection of 5V IO regulator in normal application.

Table 5-6: 5V IO regulator pin description

| Pin Name          | Low Voltage I/O Application   | 5V I/O Application                                       |
|-------------------|-------------------------------|----------------------------------------------------------|
| REGVDD            | LOW, disable 5V I/O regulator | HIGH, enable 5V I/O regulator                            |
| V <sub>DD</sub>   | 2.4 - V <sub>DDIO</sub>       | NC with stabilizing capacitor It is internally regulated |
| V <sub>DDIO</sub> | 2.4V -3.6V                    | 4.4V -5.5V                                               |

#### **6 Command Table**

There are three sets of command set in US2066: Fundamental Command Set, Extended Command Set and OLED Command Set. These three command sets can be selected by setting logic bits IS, RE and SD accordingly.

**Table 6-1: Fundamental Command Table** 

| 1. Fundamei                 | ntal | Com | mar | d Set |       |    |    |    |        |    |    |     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------------|------|-----|-----|-------|-------|----|----|----|--------|----|----|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Command                     | IS   | RE  | SD  |       | R/W#  |    |    |    | on Cod |    |    |     |     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Communa                     |      | -\- |     | D/C#  | (WR#) | D7 | D6 | D5 | D4     | D3 | D2 | D1  | D0  | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Clear Display               | x    | x   | 0   | 0     | 0     | 0  | 0  | 0  | 0      | 0  | 0  | 0   | 1   | Write "20H" to DDRAM and set DDRAM address to "00H" from AC.                                                                                                                                                                                                                                                                                                                                                                                                            |
| Return Home                 | x    | 0   | 0   | 0     | 0     | 0  | 0  | 0  | 0      | 0  | 0  | 1   | *   | Set DDRAM address to "00H" from AC and return cursor to its original position if shifted. The contents of DDRAM are not changed.                                                                                                                                                                                                                                                                                                                                        |
| Entry Mode<br>Set           | x    | 0   | 0   | 0     | 0     | 0  | 0  | 0  | 0      | 0  | 1  | I/D |     | Assign cursor / blink moving direction with DDRAM address.  I/D = "1": cursor/ blink moves to right and DDRAM address is increased by 1 (POR)  I/D = "0": cursor/ blink moves to left and DDRAM address is decreased by 1  Assign display shift with DDRAM address.  S = "1": make display shift of the enabled lines by the DS4 to DS1 bits in the shift enable instruction. Left/ right direction depends on I/D bit selection.  S = "0": display shift disable (POR) |
|                             | x    | 1   | 0   | 0     | 0     | 0  | 0  | 0  | 0      | 0  | 1  | BDC | BDS | Common bi-direction function.  BDC = "0": COM31 -> COM0  BDC = "1": COM0 -> COM31  Segment bi-direction function.  BDS = "0": SEG99 -> SEG0,  BDS = "1": SEG0 -> SEG99                                                                                                                                                                                                                                                                                                  |
| Display ON /<br>OFF Control | x    | 0   | 0   | 0     | 0     | 0  | 0  | 0  | 0      | 1  | D  | С   |     | Set display/cursor/blink ON/OFF  D = "1": display ON, D = "0": display OFF (POR),  C = "1": cursor ON, C = "0": cursor OFF (POR),  B = "1": blink ON, B = "0": blink OFF (POR).                                                                                                                                                                                                                                                                                         |
| Extended<br>Function Set    | x    | 1   | 0   | 0     | 0     | 0  | 0  | 0  | 0      | 1  | FW | B/W | NW  | Assign font width, black/white inverting of cursor, and 4-line display mode control bit.  FW = "1": 6-dot font width, FW = "0": 5-dot font width (POR),  B/W = "1": black/white inverting of cursor enable, B/W = "0": black/white inverting of cursor                                                                                                                                                                                                                  |

# **US2066**

| 1. Fundamer                                             | ntal | Com | mar | d Set |       |    |    |    |        |     |     |        |     |                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------------------------|------|-----|-----|-------|-------|----|----|----|--------|-----|-----|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Command                                                 | IS   | RE  | SD  |       | R/W#  |    |    |    | on Cod |     |     |        |     | Description                                                                                                                                                                                                                                                                                                                               |
|                                                         |      |     |     | D/C#  | (WR#) | D7 | D6 | D5 | D4     | D3  | D2  | D1     | D0  | •                                                                                                                                                                                                                                                                                                                                         |
|                                                         |      |     |     |       |       |    |    |    |        |     |     |        |     | disable (POR)  NW = "1": 3-line or 4-line display mode  NW = "0": 1-line or 2-line display mode                                                                                                                                                                                                                                           |
| Cursor or<br>Display Shift                              | 0    | 0   | 0   | 0     | 0     | 0  | 0  | 0  | 1      | S/C | R/L | *      | *   | Set cursor moving and display shift control bit, and the direction, without changing DDRAM data.  S/C = "1": display shift, S/C = "0": cursor shift,  R/L = "1": shift to right, R/L = "0": shift to left                                                                                                                                 |
| Double<br>Height (4-<br>line) /<br>Display-dot<br>shift | 0    | 1   | 0   | 0     | 0     | 0  | 0  | 0  | 1      | UD2 | UD1 | *      | DH' | UD2~1: Assign different doubt height format (POR=11b) Refer to Table 7-2 for details  DH' = "1": display shift enable  DH' = "0": dot scroll enable (POR)                                                                                                                                                                                 |
| Shift Enable                                            | 1    | 1   | 0   | 0     | 0     | 0  | 0  | 0  | 1      | DS4 | DS3 | DS2    | DS1 | DS[4:1]=1111b (POR) when DH' = 1b  Determine the line for display shift.  DS1 = "1/0": 1 <sup>st</sup> line display shift enable/disable  DS2 = "1/0": 2 <sup>nd</sup> line display shift enable/disable  DS3 = "1/0": 3 <sup>rd</sup> line display shift enable/disable  DS4 = "1/0": 4 <sup>th</sup> line display shift enable/disable. |
| Scroll Enable                                           | 1    | 1   | 0   | 0     | 0     | 0  | 0  | 0  | 1      | HS4 | HS3 | HS2    | HS1 | HS[4:1]=1111b (POR) when DH' = 0b  Determine the line for horizontal smooth scroll.  HS1 = "1/0": 1 <sup>st</sup> line dot scroll enable/disable HS2 = "1/0": 2 <sup>nd</sup> line dot scroll enable/disable HS3 = "1/0": 3 <sup>rd</sup> line dot scroll enable/disable HS4 = "1/0": 4 <sup>th</sup> line dot scroll enable/disable.     |
| Function Set                                            | x    | 0   | 0   | 0     | 0     | 0  | 0  | 1  | *      | N   | DH  | RE (0) | IS  | Numbers of display line, N when N = "1": 2-line (NW=0b) / 4-line (NW=1b), when N = "0": 1-line (NW=0b) / 3-line (NW=1b)  DH = " 1/0": Double height font control for 2-line mode enable/ disable (POR=0)  Extension register, RE ("0")  Extension register, IS                                                                            |

| 1. Fundamer                                  | ntal ( | Com | mar | nd Set |               |    |                 |                 |                 |                 |                 |                 |     |                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------|--------|-----|-----|--------|---------------|----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _                                            |        |     |     |        |               |    | In              | structi         | on Cod          | e               | ı               | ı               | ı   |                                                                                                                                                                                                                                                                                                              |
| Command                                      | IS     | RE  | SD  | D/C#   | R/W#<br>(WR#) | D7 | D6              | D5              | D4              | D3              | D2              | D1              | D0  | Description                                                                                                                                                                                                                                                                                                  |
|                                              | x      | 1   | 0   | 0      | 0             | 0  | 0               | 1               | *               | N               | BE              | RE<br>(1)       | REV | CGRAM blink enable BE = 1b: CGRAM blink enable BE = 0b: CGRAM blink disable (POR)  Extension register, RE ("1")  Reverse bit REV = "1": reverse display, REV = "0": normal display (POR)                                                                                                                     |
| Set CGRAM<br>address                         | 0      | 0   | 0   | 0      | 0             | 0  | 1               | AC5             | AC4             | AC3             | AC2             | AC1             | AC0 | Set CGRAM address in address counter.<br>(POR=00 0000)                                                                                                                                                                                                                                                       |
| Set DDRAM<br>Address                         | x      | 0   | 0   | 0      | 0             | 1  | AC6             | AC5             | AC4             | AC3             | AC2             | AC1             | AC0 | Set DDRAM address in address counter.<br>(POR=000 0000)                                                                                                                                                                                                                                                      |
| Set Scroll<br>Quantity                       | x      | 1   | 0   | 0      | 0             | 1  | *               | SQ5             | SQ4             | SQ3             | SQ2             | SQ1             | SQ0 | Set the quantity of horizontal dot scroll.<br>(POR=00 0000)<br>Valid up to SQ[5:0] = 110000b                                                                                                                                                                                                                 |
| Read Busy<br>Flag and<br>Address/<br>Part ID | x      | x   | 0   | 0      | 1             | BF | AC6<br>/<br>ID6 | AC5<br>/<br>ID5 | AC4<br>/<br>ID4 | AC3<br>/<br>ID3 | AC2<br>/<br>ID2 | AC1<br>/<br>ID1 | ID0 | Can be known whether during internal operation or not by reading BF. The contents of address counter or the part ID can also be read. When it is read the first time, the address counter can be read. When it is read the second time, the part ID can be read.  BF = "1": busy state BF = "0": ready state |
| Write data                                   | x      | x   | 0   | 1      | 0             | D7 | D6              | D5              | D4              | D3              | D2              | D1              | D0  | Write data into internal RAM<br>(DDRAM / CGRAM).                                                                                                                                                                                                                                                             |
| Read data                                    | x      | x   | 0   | 1      | 1             | D7 | D6              | D5              | D4              | D3              | D2              | D1              | D0  | Read data from internal RAM<br>(DDRAM / CGRAM).                                                                                                                                                                                                                                                              |

**Notes**<sup>(1)</sup> POR stands for Power on Reset Values.
<sup>(2)</sup> "\*" and "X" stand for "Don't care".

**Table 6-2: Extended Command Table** 

| 2. Extended Co           |    |    |    |      |               |         |                       |                       |                       |       |          |          |          |          |                                                                                                                                     |
|--------------------------|----|----|----|------|---------------|---------|-----------------------|-----------------------|-----------------------|-------|----------|----------|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------|
| Command                  | IS | RE | SD |      |               | In      | stru                  | ction                 | 1 Co                  | de    |          |          |          |          | Description                                                                                                                         |
|                          |    |    |    | D/C# | R/W#<br>(WR#) | Hex     | D7                    | D6                    | D5                    | D4    | D3       | D2       | D1       | D0       |                                                                                                                                     |
|                          | X  | 1  | 0  | 0    | 0             | 71      | 0                     | 1                     | 1                     | 1     | 0        | 0        | 0        | 1        | $A[7:0] = 00h$ , Disable internal $V_{DD}$                                                                                          |
|                          | X  | 1  | 0  | 1    | 0             | A[7:0]  | <b>A</b> <sub>7</sub> | <b>A</b> <sub>6</sub> | <b>A</b> <sub>5</sub> | $A_4$ | $A_3$    | $A_2$    | $A_1$    | $A_0$    | regulator at 5V I/O application mode                                                                                                |
| Function<br>Selection A  |    |    |    |      |               |         |                       |                       |                       |       |          |          |          |          | A[7:0] = 5Ch, Enable internal $V_{DD}$ regulator at 5V I/O application mode (POR)                                                   |
|                          | X  | 1  | 0  | 0    | 0             | 72      | 0                     | 1                     | 1                     | 1     | 0        | 0        | 1        |          | OPR[1:0]: Select the character no. of                                                                                               |
|                          | X  | 1  | 0  | 1    | 0             |         | *                     | *                     | *                     | *     | ROM<br>1 | ROM<br>0 | OPR<br>1 | OPR<br>0 | character generator                                                                                                                 |
|                          |    |    |    |      |               |         |                       |                       |                       |       | 1        | 0        | _        |          | OPR[1: 0]         CGROM CGRAM           00b         240         8                                                                   |
|                          |    |    |    |      |               |         |                       |                       |                       |       |          |          |          |          | 01b 248 8                                                                                                                           |
|                          |    |    |    |      |               |         |                       |                       |                       |       |          |          |          |          | 10b 250 6<br>11b 256 0                                                                                                              |
| Function<br>Selection B  |    |    |    |      |               |         |                       |                       |                       |       |          |          |          |          | ROM[1:0]: Select character ROM    RO[1:0]   ROM     00b   A     01b   B     10b   C     11b   Invalid                               |
| OLED<br>Characterization | X  | 1  | X  | 0    | 0             | 78 / 79 | 0                     | 1                     | 1                     | 1     | 1        | 0        | 0        | SD       | Extension register, SD SD = 0b: OLED command set is disabled (POR) SD = 1b: OLED command set is enabled Details refer to Table 6-3. |

**Notes**<sup>(1)</sup> POR stands for Power on Reset Values.
<sup>(2)</sup> "\*" and "X" stand for "Don't care".

**Table 6-3: OLED Command Table** 

| 3. OLED Com                                                  | ma | nd s | Set |     |               |              |                     |                     |                     |                            |                     |                     |                     |                     |                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------------|----|------|-----|-----|---------------|--------------|---------------------|---------------------|---------------------|----------------------------|---------------------|---------------------|---------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Command                                                      | IS | RE   |     |     | 1             |              | Inst                | ructi               | on C                | ode                        | 1                   | 1                   | •                   | •                   | Description                                                                                                                                                                                                                                                                                                  |
|                                                              |    |      |     |     | R/W#<br>(WR#) | Hex          | D7                  | D6                  | D5                  | D4                         | D3                  | D2                  | D1                  | D0                  |                                                                                                                                                                                                                                                                                                              |
| Set Contrast<br>Control                                      | X  | 1    | 1   | 0 0 | 0<br>0        | 81<br>A[7:0] | 1<br>A <sub>7</sub> | 0<br>A <sub>6</sub> | 0<br>A <sub>5</sub> | 0<br><b>A</b> <sub>4</sub> | 0<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | $\mathbf{A}_0$      | Double byte command to select 1 out of 256 contrast steps. Contrast increases as the value increases.  (POR = 7Fh)                                                                                                                                                                                           |
| Set Display<br>Clock Divide<br>Ratio/Oscillator<br>Frequency | X  | 1 1  | 1 1 | 0 0 | 0 0           | D5<br>A[7:0] | 1<br>A <sub>7</sub> | 1<br>A <sub>6</sub> | 0<br>A <sub>5</sub> | 1<br>A <sub>4</sub>        | 0<br>A <sub>3</sub> | 1<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | Ao                  | A[3:0]: Define the divide ratio (D) of the display clocks (DCLK): divide ratio = A[3:0] + 1 (POR=0000b)  A[7:4]: Set the Oscillator Frequency, Fosc. Oscillator Frequency increases with the value of A[7:4] and vice versa. (POR=0111b)  Range:0000b~1111b  Frequency increases as setting value increases. |
| Set Phase<br>Length                                          | X  | 1    | 1 1 | 0 0 | 0             | D9<br>A[7:0] | 1<br>A <sub>7</sub> | 1<br>A <sub>6</sub> | 0<br>A <sub>5</sub> | 1<br>A <sub>4</sub>        | 1<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | 1<br>A <sub>0</sub> | A[3:0]: Phase 1 period of up to 32 DCLK; clock 0 is an valid entry with 2 DCLK (POR=1000b)  A[7:4]: Phase 2 period of up to 15 DCLK; clock 0 is invalid entry (POR=0111b)                                                                                                                                    |
| Set SEG Pins<br>Hardware<br>Configuration                    | X  | 1    | 1 1 | 0 0 | 0 0           | DA<br>A[5:4] | 1 0                 | 1 0                 | 0<br>A <sub>5</sub> | 1<br>A <sub>4</sub>        | 1 0                 | 0 0                 | 1 0                 | 0                   | A[4]=0b, Sequential SEG pin configuration A[4]=1b (POR), Alternative (odd/even) SEG pin configuration A[5]=0b (POR), Disable SEG Left/Right remap A[5]=1b, Enable SEG Left/Right remap Refer to Table 6-4 for details                                                                                        |
| Set V <sub>COMH</sub><br>Deselect Level                      | X  | 1    | 1 1 | 0 0 | 0 0           | DB<br>A[6:4] | 1 0                 | 1<br>A <sub>6</sub> | 0<br>A <sub>5</sub> | 1<br>A <sub>4</sub>        | 1 0                 | 0 0                 | 1 0                 | 1 0                 | A[6:4] Hex V <sub>COMH</sub> deselect level code  000b 00h ~ 0.65 x V <sub>CC</sub> 001b 10h ~ 0.71 x V <sub>CC</sub> 010b 20h ~ 0.77 x V <sub>CC</sub> (POR)  011b 30h ~ 0.83 x V <sub>CC</sub> 100b 40h 1 x V <sub>CC</sub>                                                                                |

| 3. OLED Com                  | ma | nd S | Set |     |               |              |                     |       |                     |                     |                     |                     |                     |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------|----|------|-----|-----|---------------|--------------|---------------------|-------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              | IS |      | SD  |     |               |              | Inst                | ructi | on C                | ode                 |                     |                     |                     |                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                              |    |      |     |     | R/W#<br>(WR#) | Hex          | D7                  | D6    | D5                  | D4                  | D3                  | D2                  | D1                  | D0                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Function<br>Selection C      | X  | 1    | 1   | 0 0 | 0             | DC<br>A[7:0] | 1<br>A <sub>7</sub> | 1 0   | 0 0                 | 1 0                 | 1 0                 | 1 0                 | 0<br>A <sub>1</sub> | 0<br>A <sub>0</sub> | Set VSL & GPIO  Set VSL: A[7] = 0b: Internal VSL (POR) A[7] = 1b: Enable external VSL  Set GPIO: A[1:0] = 00b represents GPIO pin HiZ, input disabled (always read as low) A[1:0] = 01b represents GPIO pin HiZ, input enabled A[1:0] = 10b represents GPIO pin output Low (RESET) A[1:0] = 11b represents GPIO pin output High                                                                                                                                                                                                                                                                                                                      |
| Set Fade Out<br>and Blinking | X  | 1    | 1   | 0 0 | 0 0           | 23<br>A[5:0] | 0 *                 | 0 *   | 1<br>A <sub>5</sub> | 0<br>A <sub>4</sub> | 0<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 1<br>A <sub>1</sub> |                     | A[5:4] = 00b Disable Fade Out / Blinking Mode[RESET]  A[5:4] = 10b Enable Fade Out mode. Once Fade Mode is enabled, contrast decrease gradually to all pixels OFF. Output follows RAM content when Fade mode is disabled.  A[5:4] = 11b Enable Blinking mode. Once Blinking Mode is enabled, contrast decrease gradually to all pixels OFF and than contrast increase gradually to normal display. This process loop continuously until the Blinking mode is disabled.  A[3:0] : Set time interval for each fade step  A[3:0] Time interval for each fade step  0000b 8 Frames 0001b 16 Frames 0010b 24 Frames : : : : : : : : : : : : : : : : : : : |

Note

(1) POR stands for Power on Reset Values.
(2) "\*" and "X" stand for "Don't care".
(3) The locked OLED driver IC MCU interface prohibits all commands access except logic bit SD is set to 1b.
(4) Refer to Table 6-1 and

### **US2066**

Table 6-2 for the details of logic bits IS, RE and SD.

**Table 6-4: SEG Pins Hardware Configuration** 

SEG Odd / Even (Left / Right) and Top / Bottom connections are software selectable, thus there are total of 8 cases and they are shown on the followings:

| Case no. | Oddeven (1) / Sequential (0)<br>OLED Command :<br>DAh -> A[4] | SEG Remap (Fundamental)<br>Command Control bit: BDS;<br>or by H/W setting: SHLS | Left / Right Swap<br>OLED Command :<br>DAh -> A[5] | Remark  |
|----------|---------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------|---------|
| 1        | 0                                                             | 1                                                                               | 0                                                  |         |
| 2        | 0                                                             | 1                                                                               | 1                                                  |         |
| 3        | 0                                                             | 0                                                                               | 0                                                  |         |
| 4        | 0                                                             | 0                                                                               | 1                                                  |         |
| 5        | 1                                                             | 1                                                                               | 0                                                  | Default |
| 6        | 1                                                             | 1                                                                               | 1                                                  |         |
| 7        | 1                                                             | 0                                                                               | 0                                                  |         |
| 8        | 1                                                             | 0                                                                               | 1                                                  |         |





**Note:**  $\ensuremath{^{(1)}}$  The above eight figures are all with bump pads being faced up.

#### 7 Command Descriptions

#### 7.1 Fundamental Command Set

#### 7.1.1 Clear Display (IS= X, RE = X, SD = 0)

| D/C# | R/W# (WR#) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|------------|----|----|----|----|----|----|----|----|
| 0    | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |

Clear all the display data by writing "20H" (space code) to all DDRAM address, and set DDRAM address to "00H" into AC (address counter). Return cursor to the original status, namely, bring the cursor to the left edge on first line of the display. Make entry mode increment (I/D = "1").

#### 7.1.2 Return Home (IS= X, RE = 0, SD = 0)

| D/C# | R/W# (WR#) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|------------|----|----|----|----|----|----|----|----|
| 0    | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 1  | Х  |

Return Home is cursor return home instruction. Set DDRAM address to "00H" into the address counter. Return cursor to its original site and return display to its original status, if shifted. Contents of DDRAM do not change.

#### 7.1.3 Entry Mode Set (IS= X, RE = 0 or 1, SD = 0)

#### When RE = 0

| D/C# | R/W# (WR#) | D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0 |
|------|------------|----|----|----|----|----|----|-----|----|
| 0    | 0          | 0  | 0  | 0  | 0  | 0  | 1  | I/D | S  |

Set the moving direction of cursor and display.

I/D: Increment/decrement of DDRAM address (cursor or blink)

When I/D = "High", cursor/blink moves to right and DDRAM address is increased by 1.

When I/D = "Low", cursor/blink moves to left and DDRAM address is decreased by 1.

- CGRAM operates the same as DDRAM, when read from or write to CGRAM.

When S = "High", after DDRAM write, the display of enabled line by DS1 - DS4 bits in the command "Shift Enable" is shifted to the right (I/D = "0") or to the left (I/D = "1"). But it will seem as if the cursor does not move. When S = "Low", or DDRAM read, or CGRAM read/write operation, shift of display like this function is not performed.

#### When RE = 1

| D/C# | R/W# (WR#) | D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0  |
|------|------------|----|----|----|----|----|----|-----|-----|
| 0    | 0          | 0  | 0  | 0  | 0  | 0  | 1  | BDC | BDS |

Set the data shift direction of segment in the application set.

BDS: Data shift direction of segment

When BDS = "Low", segment data shift direction is set to reverse from SEG99 to SEG0.

When BDS = "High", segment data shift direction is set to normal order from SEG0 to SEG99.

BDC: Data shift direction of common

When BDC = "Low", common data shift direction is set to reverse from COM31 to COM0.

When BDC = "High", common data shift direction is set to normal order from COM0 to COM31.

The BDC, BDS setting is recommended to be set at the same time as the command "Function set".

#### 7.1.4 Display ON/OFF Control (IS= X, RE = 0, SD = 0)

| D/C# | R/W# (WR#) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|------------|----|----|----|----|----|----|----|----|
| 0    | 0          | 0  | 0  | 0  | 0  | 1  | D  | С  | В  |

Control display/cursor/blink ON/OFF 1 bit register.

D: Display ON/OFF control bit

When D = "High", entire display is turned ON.

When D = "Low", display is turned OFF, but display data is remained in DDRAM.

C: Cursor ON/OFF control bit

When C = "High", cursor is turned ON.

When C = "Low", cursor is disappeared in current display, but I/D register remains its data.

B: Cursor Blink ON/OFF control bit

When B = "High", cursor blink is ON, that performs alternate between all the high data and display character at the cursor position.

When B = "Low", blink is OFF.

#### 7.1.5 Extended Function Set (IS= X, RE = 1, SD = 0)

| D/C# | R/W# (WR#) | D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0 |
|------|------------|----|----|----|----|----|----|-----|----|
| 0    | 0          | 0  | 0  | 0  | 0  | 1  | FW | B/W | NW |

FW: Font Width control

When FW = "High", display character font width is assigned to 6-dot and execution time becomes 6/5 times than that of 5-dot font width.

The user font, specified in CGRAM, is displayed into 6-dot font width, bit-5 to bit-0, including the leftmost space bit of CGRAM. (refer to Figure 7-1)

When FW = "Low", 5-dot font width is set.

B/W: Black/White Inversion enable bit

When B/W = "High", black/white inversion at the cursor position is set. In this case C/B bit in the command "Display ON/OFF Control" becomes don't care condition.

NW: 4 Line mode enable bit

When NW = "High", 3 or 4 line display mode is set. In this case, N bit in the command "Function set" becomes don't care condition.

When NW = "Low", 1 or 2 line display mode is set. In this case, N bit in the command "Function set" becomes don't care condition.

Figure 7-1: 6-dot Font Width CGROM/CGRAM



#### 7.1.6 Cursor or Display Shift (IS = 0, RE = 0, SD=0)

| D/C# | R/W# (WR#) | D7 | D6 | D5 | D4 | D3  | D2  | D1 | D0 |
|------|------------|----|----|----|----|-----|-----|----|----|
| 0    | 0          | 0  | 0  | 0  | 1  | S/C | R/I | X  | X  |

Shift right / left cursor position or display, without writing or reading of display data. This command is used to correct or search display data (refer to Table 7-1). During 2-line mode display, cursor moves to the 2nd line after 40<sup>th</sup> digit of 1st line. When 4-line mode, cursor moves to the next line, only after every 20<sup>th</sup> digit of the current line. Note that display shift is performed simultaneously in all the line enabled by DS1-DS4 in the command "Shift Enable". When displayed data is shifted repeatedly, each line shifted individually. When display shift is performed, the contents of address counter are not changed.

Table 7-1: Shift patterns According to S/C and R/L Bits

| S/C | R/L | Operation                                                                                                |
|-----|-----|----------------------------------------------------------------------------------------------------------|
| 0   | 0   | Shift cursor to the left, address counter is decreased by 1.                                             |
| 0   | 1   | Shift cursor to the right, address counter is increased by 1                                             |
| 1   | 0   | Shift all the display to the left, cursor moves according to the display. No change in address counter.  |
| 1   | 1   | Shift all the display to the right, cursor moves according to the display. No change in address counter. |

#### 7.1.7 Double Height (4-line) / Display-dot shift (IS = 0, RE = 1, SD = 0)

| D/C# | R/W# (WR#) | D7 | D6 | D5 | D4 | D3  | D2  | D1 | D0  |
|------|------------|----|----|----|----|-----|-----|----|-----|
| 0    | 0          | 0  | 0  | 0  | 1  | UD2 | UD1 | Χ  | DH' |

UD2, UD1: Assign different double height formats, they are applicable to different line display modes when DH bit in command "Function Set" =1.

Note that UD1=0 and UD2=0 are forbidden in 2-line display

mode, while UD1=0 is forbidden in 3-line display mode.

Table 7-2: Double Height Display According to UD2 and UD1 Bit

s (when DH=1)

| UD2 | UD1 | Character Displays                        |
|-----|-----|-------------------------------------------|
| 0   | 0   | NEWHAVEN Professional (LE) Provider       |
| 0   | 1   | NEWHAVEN<br>Professional<br>OLED Provider |
| 1   | 0   | MEWHAVEN<br>Professional                  |
| 1   | 1   | NEWHAVEN<br>Professional<br>OLED Provider |

DH': Display shift enable selection bit.

When DH' = "High", display shift per line enabled.

When DH' = "Low", smooth dot scroll enabled.

### 7.1.8 Shift/Scroll Enable (IS =1, RE = 1, SD=0)

Shift Enable - DH' = 1

|   | D/C# | R/W# (WR#) | D7 | D6 | D5 | D4 | D3  | D2 [ |     | 00  |
|---|------|------------|----|----|----|----|-----|------|-----|-----|
| ſ | 0    | 0          | 0  | 0  | 0  | 1  | DS4 | DS3  | DS2 | DS1 |

DS: Display shift per line enable this instruction selects shifting line to be shifted according to each line mode in display shift right/left instruction. DS1, DS2, DS3 and DS4 indicate each line to be shifted, and each shift is performed individually in each line.

If DS1 and DS2 are set to "High" (enable) in 2 line mode, 1 set to "Low" (disable), no shift is observed on the display.

 $^{\rm st}\,$  line and 2  $^{\rm nd}\,$  line are shifted. If all the DS bits (DS1 to DS4) are

Scroll Enable - DH' = 0

| D/C# | R/W# (WR#) | D7 | D6 | D5 | D4 | D3  | D2 [ | 01 [ | 00  |
|------|------------|----|----|----|----|-----|------|------|-----|
| 0    | 0          | 0  | 0  | 0  | 1  | HS4 | HS3  | HS2  | HS1 |

HS: Horizontal scroll per line enable

This command makes valid dot shift by a display line unit. HS1, HS2, HS3 and HS4 indicate each line to be dot scrolled, and each scroll is performed individually in each line.

If scroll the line in 1-line display mode, set HS1 to "High".

If the 2 <sup>nd</sup> line scroll is needed in 2-line mode, set HS2 to "High" (refer to Table 7-3).

Note: DH' bit is in command "Double Height (4-line) / Display-dot shift"

Table 7-3: Relationship between DS and COM signal

| Enable Bit | Enabled Common Signals During Shift | Description                                                 |
|------------|-------------------------------------|-------------------------------------------------------------|
| HS1 / DS1  | COM0 – COM7                         |                                                             |
| HS2 / DS2  | COM8 – COM15                        | The part of display line that corresponds to enabled common |
| HS3 / DS3  | COM16 – COM23                       | signal can be shifted.                                      |
| HS4 / DS4  | COM24 – COM31                       |                                                             |

#### 7.1.9 Function Set (IS = X, RE = 0 or 1, SD = 0)

#### RE = 0

| _ | D/C# | R/W# (WR#) | D7 | D6 | D5 | D4 | D3 | D2 |       | 00 |
|---|------|------------|----|----|----|----|----|----|-------|----|
| ĺ | 0    | 0          | 0  | 0  | 1  | Χ  | N  | DH | RE(0) | IS |

N: Display line number control bit

When N = "Low", 1-line display mode (for NW=0), or 3-line display mode (for NW=1).

When N = "High", 2-line display mode is set (for NW=0), or 4-line display mode (for NW=1).

DH: When DH= "High", UD2=1 and UD1=1 Double height font type control bit for 2 line mode:

Table 7-4: Double Height display when DH=1, UD2=1 and UD1=1

|    |   | 611 |                  |                   |                               |
|----|---|-----|------------------|-------------------|-------------------------------|
| NW | N | DH  | Display<br>lines | Character<br>font | Character Displays            |
| 0  | 0 | 0   | 1                | 5 x 8             | NEMKANEN OFED                 |
| 0  | 0 | 1   | 1                |                   | Forbidden                     |
| 0  | 1 | 0   | 2                | 5 x 8             | NEWHAUEN OLED<br>eco Solution |
| 0  | 1 | 1   | 2                | 5 x 16            | NEWHAVEN OLED                 |

When DH= "Low", Double height font type control is disabled.

RE: Extended function registers enable bit

At this instruction, RE must be "Low".

IS: Special registers enable bit

#### RE = 1

|   | D/C# | R/W# (WR#) | D7 | D6 | D5 | D4 | D3 | D2 |       | D0  |
|---|------|------------|----|----|----|----|----|----|-------|-----|
| Ī | 0    | 0          | 0  | 0  | 1  | X  | N  | BE | RE(1) | REV |

N: Display line number control bit

When N = "Low", 1-line display mode (for NW=0), or 3-line display mode (for NW=1).

When N = "High", 2-line display mode is set (for NW=0), or 4-line display mode (for NW=1).

BE: CGRAM data blink enable bit

If BE is "High", it makes user font of CGRAM blink. The quantity of blink is assigned at the highest 2 bit of CGRAM. If BE is "Low" CGRAM blink is disabled.

RE: Extended function registers enable bit

At this instruction, RE must be "High".

When RE = "High", the following control bits / commands can be accessed:

- BDC/BDS control bits of Entry Mode Set command,
- HS / DS control bits of Shift / Scroll enable commands,
- UD2/UD1/DH' control bits of Double height (4-line) / Display-dot Shift command,
- SQ control bits of Set Scroll Quantity command, and
- BE / REV control bits of function set register can be accessed.

#### REV: Reverse enable bit

When REV = "High", all the display data are reversed. Namely, all the white dots become black and black dots become white. When REV = "Low", the display mode set normal display.

#### 7.1.10 Set CGRAM Address (IS = 0, RE = 0, SD=0)

| D/C# | R/W# (WR#) | D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  |
|------|------------|----|----|-----|-----|-----|-----|-----|-----|
| 0    | 0          | 0  | 1  | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Set CGRAM address to AC. This command makes CGRAM data available from MPU.

#### 7.1.11 Set DDRAM Address (IS = X, RE = 0, SD=0)

| D/C# | R/W# (WR#) | D7 | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|------|------------|----|-----|-----|-----|-----|-----|-----|-----|
| 0    | 0          | 1  | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Set DDRAM address to AC. This command makes DDRAM data available from MPU.

- In 1-line display mode (N = 0, NW = 0), DDRAM address is from "00H" to "4FH".
- In 2-line display mode (N = 1, NW = 0), DDRAM address in the 1st line is from "00H" "27H", and DDRAM address in the 2nd line is from "40H" "67H".
- In 3-line display mode (N=0, NW = 1), DDRAM address is from "00H" "13H" in the 1st line, from "20H" to "33H" in the 2nd line and from "40H" "53H" in the 3rd line.
- In 4-line display mode (N=1, NW = 1), DDRAM address is from "00H" "13H" in the 1st line, from "20H" to "33H" in the 2nd line, from "40H" "53H" in the 3rd line and from "60H" "73H" in the 4th line.

Details refer to Section 5.11.

#### 7.1.12 Set Scroll Quantity (IS = X, RE = 1, SD=0)

| D/C# | R/W# (WR#) | D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  |
|------|------------|----|----|-----|-----|-----|-----|-----|-----|
| 0    | 0          | 1  | X  | SQ5 | SQ4 | SQ3 | SQ2 | SQ1 | SQ0 |

As set SQ5 to SQ0, horizontal scroll quantity can be controlled in dot units (Refer to Table 7-5). In this case US2066 can show hidden areas of DDRAM by executing smooth scroll from 1 to 48 dots.

**Table 7-5: Scroll Quantity According to HDS Bits** 

| SQ5 | SQ4 | SQ3 | SQ2 | SQ1 | SQ0 | Function             |
|-----|-----|-----|-----|-----|-----|----------------------|
| 0   | 0   | 0   | 0   | 0   | 0   | No shift             |
| 0   | 0   | 0   | 0   | 0   | 1   | Shift left by 1-dot  |
| 0   | 0   | 0   | 0   | 1   | 0   | Shift left by 2-dot  |
| 0   | 0   | 0   | 0   | 1   | 1   | Shift left by 3-dot  |
|     |     |     |     |     |     |                      |
|     |     |     |     |     |     | •                    |
|     |     |     |     | •   |     |                      |
| 1   | 0   | 1   | 1   | 1   | 1   | Shift left by 47-dot |
| 1   | 1   | Х   | Х   | Х   | Х   | Shift left by 48-dot |

#### 7.1.13 Read Busy Flag & Address (IS = X, RE = X, SD=0)

| D/C# | R/W# (WR#) | D7 | D6      | D5      | D4      | D3      | D2      | D1      | D0      |
|------|------------|----|---------|---------|---------|---------|---------|---------|---------|
| 0    | 1          | BF | AC6/ID6 | AC5/ID5 | AC4/ID4 | AC3/ID3 | AC2/ID2 | AC1/ID1 | AC0/ID0 |

This command shows whether US2066 is in internal operation or not. If the resultant BF is High, it means the internal operation is in progress . Then wait until BF is Low before the next instruction can be performed.

The value of address counter or the part ID can be read through this command. When first time run this command, the address counter can be read. When this command is run for second time, the part ID can be read (refer to Figure 7-2).

| Part Number | Part ID  |
|-------------|----------|
| US2066      | 0100001b |



Figure 7-2: Read Busy Flag & Address/Part ID (6800 – parallel interface)

### 7.1.14 Write Data to RAM (IS = X, RE = X, SD=0)

| D/0 | C# R/W# (WR#) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|---------------|----|----|----|----|----|----|----|----|
| 1   | L 0           | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Write binary 8-bit data to DDRAM/CGRAM. The selection of RAM from DDRAM or CGRAM is set by the previous address setting command: "Set DDRAM address" or "Set CGRAM address". RAM set instruction can also determine the AC direction to RAM. After write operation, the address is automatically increased / decreased by 1, according to the entry mode.

## 7.1.15 Read Data from RAM (IS = X, RE = X, SD=0)

| D/C# | R/W# (WR#) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|------------|----|----|----|----|----|----|----|----|
| 1    | 1          | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Read binary 8-bit data from DDRAM/CGRAM. The selection of RAM is set by the previous address set instruction. If address set instruction of RAM is not performed before this instruction, the data that read first is invalid, because the direction of AC is not determined.

If RAM data is read several times without RAM address set instruction before read operation, correct RAM data can be got from the second, but the first data would be incorrect, because there is no time margin to transfer RAM data.

In case of DDRAM read operation, cursor shift instruction plays the same role as DDRAM address set instruction: it also transfer RAM data to output data register. After read operation, address counter is automatically increased/decreased by 1 according to the entry mode. After CGRAM read operation, display shift may not be executed correctly.

In case of RAM write operation, after this AC is increased/decreased by 1 like read operation. In this time, AC indicates the next address position, but only the previous data can be read by read instruction.

In order to match the operating frequency of the DDRAM with that of the MCU, some pipeline processing is internally performed which requires the insertion of a dummy read before the first actual display data read.

### 7.2 Extended Command Set

# 7.2.1 Function Selection A [71h] (IS = X, RE = 1, SD=0)

This double byte command enable or disable the internal  $V_{DD}$  regulator at 5V I/O application mode. The internal  $V_{DD}$  is enabled as default by data 5Ch, whereas it is disabled if the data sequence is set as 00h.

# **7.2.2** Function Selection B [72h] (IS = X, RE = 1, SD=0)

Beside using ROM[1:0] and OPR[1:0] hardware pins, the character number of the Character Generator RAM and the character ROM can be selected through this command, details refer to

Table 6-2.

# 7.2.3 OLED Characterization [78H/ 79h] (IS = X, RE = 1, SD= 0 or 1)

This single byte command is used to select the OLED command set. When SD is set to 0b, OLED command set is disabled. When SD is set to 1b, OLED command set is enabled.

#### 7.3 OLED Command Set

#### 7.3.1 Set Contrast Control (81h)

This command sets the Contrast Setting of the display. The chip has 256 contrast steps from 00h to FFh. The segment output current increases as the contrast step value increases.

#### 7.3.2 Set Display Clock Divide Ratio/ Oscillator Frequency (D5h)

This command consists of two functions:

- Display Clock Divide Ratio (D)(A[3:0])
   Set the divide ratio to generate DCLK (Display Clock) from CLK. The divide ratio is from 1 to 16, with reset value = 1.
   Please refer to section 5.3 for the details relationship of DCLK and CLK.
- Oscillator Frequency (A[7:4])
   Program the oscillator frequency Fosc that is the source of CLK if CLS pin is pulled high. The 4-bit value results in 16 different frequency settings. The default setting is 0111b.

#### 7.3.3 Set Phase Length (D9h)

This double byte command sets the length of phase 1 and 2 of segment waveform of the driver.

- Phase 1 (A[3:0]): Set the period from 2 to 32 in the unit of DCLKs.
- Phase 2 (A[7:4]): Set the period from 1 to 15 in the unit of DCLKs.

#### 7.3.4 Set SEG Pins Hardware Configuration (DAh)

This double byte command changes the mapping between the display data column address and the segment driver. It allows flexibility in OLED module design. Please refer to Table 6-4.

This command only affects subsequent data input. Data already stored in DDRAM will have no changes.

### 7.3.5 Set V COMH Deselect Level (DBh)

This command adjusts the V<sub>COMH</sub> regulator output.

#### 7.3.6 Set VSL / GPIO (DCh)

This double byte command consists of two functions:

- Set VSL (A[7])
   External VSL is enabled when A[7] is set to 1b, whereas it is set to internal VSL as default at A[7] = 0b.
- Set the states of GPIO (A[1:0])
   The state of GPIO can be defined by control bits A[1:0]; refer to Table 6-3 for details.

#### 7.3.7 Set fade Out Blinking (23h)

This command allows to set the fade mode and adjust the time interval for each fade step. Below figures show the example of Fade Out mode and Blinking mode.

Figure 7-3: Example of Fade Out mode

Figure 7-4: Example of Blinking mode



# 8 Maximum Ratings

Table 8-1: Maximum Ratings (Voltage Referenced to V<sub>SS</sub>)

| Symbol           | Parameter                 | Value                          | Unit |
|------------------|---------------------------|--------------------------------|------|
| $V_{DDIO}$       |                           | -0.3 to +6                     | ٧    |
| $V_{DD}$         | Supply Voltage            | -0.3 to +6                     | ٧    |
| $V_{CC}$         |                           | 0 to 16                        | ٧    |
| $V_{SEG}$        | SEG output voltage        | 0 to V <sub>CC</sub>           | ٧    |
| $V_{COM}$        | COM output voltage        | 0 to 0.9*V <sub>CC</sub>       | ٧    |
| V <sub>in</sub>  | Input voltage             | $V_{SS}$ -0.3 to $V_{DD}$ +0.3 | ٧    |
| T <sub>A</sub>   | Operating Temperature     | -40 to +85                     | oC.  |
| T <sub>stg</sub> | Storage Temperature Range | -65 to +150                    | °C   |

Maximum ratings are those values beyond which damages to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Description section.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than masimum rated voltages to this high impedance circuit. Reliability of operation is enhanced if unused input is connected to an appropriate logic voltage level (e.g. either  $V_{SS}$  or  $V_{DDIO}$ ). Unused outputs must be left open.

This device may be light sensitive. Caution should be taken to avoid exposure of this device to any light source during normal operation. This device is not radiation protected.

# 9 DC CHARACTERISTICS

Condition (Unless otherwise specified): Voltage referenced to  $V_{SS}$ ,  $V_{DDIO} = 2.4V$  to 3.6V,  $T_A = 25^{\circ}C$ 

**Table 9-1: DC Characteristics** 

| Symbol                  | Parameter                                                                                                                                            | Test (                                                                                                                                                                                                 | Condition                                                                  | Min                   | Тур | Max                   | Unit |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| $V_{CC}$                | Operating Voltage                                                                                                                                    | -                                                                                                                                                                                                      |                                                                            | 8                     | -   | 15                    | ٧    |
| $V_{\rm DDIO}$          | Low voltage power supply, power                                                                                                                      | Low Voltage I/O Ap                                                                                                                                                                                     | oplication                                                                 | 2.4                   | -   | 3.6                   | ٧    |
| ▼ DDIO                  | supply for I/O pins                                                                                                                                  | 5V I/O Application                                                                                                                                                                                     |                                                                            | 4.4                   | -   | 5.5                   | ٧    |
| $V_{DD}$                | Logic Supply Voltage                                                                                                                                 | Low Voltage I/O Ap                                                                                                                                                                                     |                                                                            | 2.4                   | -   | 3.6                   | V    |
|                         | 3 117 3                                                                                                                                              | 5V I/O Application                                                                                                                                                                                     | , , ,                                                                      | -                     | -   | -                     | V    |
| V <sub>OH</sub>         | High Logic Output Level                                                                                                                              | $I_{OUT} = 100uA, 3.3N$                                                                                                                                                                                |                                                                            | $0.9 \times V_{DDIO}$ | -   | -                     | V    |
| V <sub>OL</sub>         | Low Logic Output Level                                                                                                                               | $I_{OUT} = 100uA, 3.3N$                                                                                                                                                                                | 1Hz                                                                        | -                     | -   | $0.1 \times V_{DDIO}$ | V    |
| $V_{IH}$                | High Logic Input Level                                                                                                                               | -                                                                                                                                                                                                      |                                                                            | $0.8 \times V_{DDIO}$ | -   | -                     | V    |
| V <sub>IL</sub>         | Low Logic Input Level                                                                                                                                | -                                                                                                                                                                                                      |                                                                            | -                     | -   | $0.2 \times V_{DDIO}$ | V    |
| $\mathbf{I}_{SLP\_VDD}$ | V <sub>DD</sub> Sleep mode Current                                                                                                                   | $V_{DDIO} = 3.3V$ , $V_{CC} = V_{DD}$ (external: LV I, Display OFF, No pa                                                                                                                              | /O  mode) = 3.3V,                                                          | -                     | -   | 10                    | uA   |
|                         |                                                                                                                                                      | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CC</sub> = OFF<br>Display OFF,<br>No panel attached                                                                                                                | $Ext V_{DD} = 3.3V$                                                        | -                     | -   | 10                    | uA   |
| $I_{SLP\_VDDIO}$        | V <sub>DDIO</sub> Sleep mode Current                                                                                                                 | $V_{DDIO} = 5V,$ $V_{CC} = OFF$                                                                                                                                                                        | Enable Internal V <sub>DD</sub><br>during Sleep mode<br>(at 5V I/O mode)   | -                     | 60  | TBD                   | uA   |
|                         |                                                                                                                                                      | Display OFF,<br>No panel attached                                                                                                                                                                      | Disable Internal V <sub>DD</sub><br>during Sleep mode<br>(Deep Sleep mode) | -                     | -   | 10                    | uA   |
| ${ m I}_{ m SLP\_VCC}$  | V <sub>CC</sub> Sleep mode Current                                                                                                                   | $V_{CC} = 8 \sim 15V$ $V_{DDIO} = 3.3V$ , $V_{DD}$ (or $V_{DDIO} = 5V$ , $V_{DD}$ (in Display OFF, No pa                                                                                               | -                                                                          | -                     | 10  | uA                    |      |
| $\mathbf{I}_{CC}$       | $V_{CC}$ Supply Current $V_{DDIO} = V_{DD} = 3.3V$ , $V_{CC} = 12$ , Contra                                                                          |                                                                                                                                                                                                        | inci accached                                                              | -                     | 560 | 670                   | uA   |
|                         | $I_{REF}$ =15uA, No loading, Display ON,                                                                                                             | All ON                                                                                                                                                                                                 |                                                                            |                       |     |                       |      |
| т                       | V <sub>DDIO</sub> Supply Current<br>V <sub>CC</sub> = 12, Contrast = FFh,                                                                            | $V_{DDIO} = V_{DD} = 3.3V$<br>(Low Voltage I/O A                                                                                                                                                       |                                                                            | -                     | 2   | 5                     | uA   |
| $\mathbf{I}_{DDIO}$     | $I_{\text{REF}} = 15 \text{uA}$ , No loading, Display ON, All ON                                                                                     | V <sub>DDIO</sub> = 5V (International (5V I/O Application                                                                                                                                              | al V <sub>DD</sub> )                                                       | -                     | 130 | 160                   | uA   |
| ${ m I}_{ m DD}$        | $V_{DD}$ Supply Current $V_{DDIO} = V_{DD} = 3.3V$ (Low Voltage I/O $V_{CC} = 12$ , Contrast = FFh, I <sub>REF</sub> = 15uA , No loading, Display ON | Application),                                                                                                                                                                                          |                                                                            | -                     | 90  | 110                   | uA   |
|                         | Segment Output Current,                                                                                                                              | Contrast=FFh                                                                                                                                                                                           |                                                                            | -                     | 450 | 550                   |      |
|                         | $V_{DDIO} = V_{DD} = 3.3V (LV I/O)$                                                                                                                  | Contrast=AFh                                                                                                                                                                                           |                                                                            | -                     | 340 | -                     |      |
| $\mathbf{I}_{SEG}$      | $V_{DDIO} = 5V (5V I/O),$                                                                                                                            | Contrast=7Fh                                                                                                                                                                                           |                                                                            | -                     | 225 | -                     | uA   |
|                         | $V_{CC} = 12V$ , $I_{REF} = 15uA$ ,                                                                                                                  | Contrast=3Fh                                                                                                                                                                                           |                                                                            | -                     | 112 | -                     |      |
|                         | Display ON                                                                                                                                           | Contrast=0Fh                                                                                                                                                                                           |                                                                            | -                     | 56  | -                     |      |
| Dev                     | Segment output current uniformity                                                                                                                    | $\begin{aligned} \text{Dev} &= (I_{\text{SEG}} - I_{\text{MID}}), \\ I_{\text{MID}} &= (I_{\text{MAX}} + I_{\text{MIN}}), \\ I_{\text{SEG}}[0:99] &= \text{Segment at contrast setting} \end{aligned}$ | /2<br>ent current                                                          | -3                    | -   | 3                     | %    |
| Adj. Dev                | Adjacent pin output current uniformity (contrast setting = FFh)                                                                                      | Adj Dev = $(I[n]-I[r]$                                                                                                                                                                                 | n+1]) / (I[n]+I[n+1])                                                      | -2                    | -   | 2                     | %    |

# 10 AC Characteristics

#### 10.1 AC Characteristics

## **Conditions:**

Voltage referenced to  $V_{SS}$   $V_{DDIO}=2.4$  to 3.6V (Low Voltage I/O Application) or  $V_{DDIO}=4.4V$  to 5.5V (5V I/O Application)  $T_A=25\,^{\circ}C$ 

### Table 10-1: AC Characteristics

| Symbol                          | Parameter                                         | Test Condition                                                                      | Min. | Тур.                                               | Max. | Unit |
|---------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------|------|----------------------------------------------------|------|------|
| F <sub>OSC</sub> <sup>(1)</sup> | Oscillation Frequency of Display Timing Generator | $V_{DD} = 3.3V$ or Internal $V_{DD}$                                                | 454  | 505                                                | 556  | kHz  |
| F <sub>FRM</sub>                | Frame Frequency for 32 MUX<br>Mode                | 100x32 4-line Character Display<br>Mode, Display ON,<br>Internal Oscillator Enabled | ı    | F <sub>OSC</sub> * 1 / (D * K * 32) <sup>(2)</sup> | ı    | Hz   |
| t <sub>RES</sub>                | Reset low pulse width (RES#)                      | -                                                                                   | 2000 | -                                                  | =    | ns   |

#### Note

(2) D: Divide ratio

K: Phase 1 period + Phase 2 period +  $K_o$ , where  $K_o$  = 126 Default K is 18 + 7 + 126 = 151

<sup>(1)</sup> F<sub>OSC</sub> stands for the frequency value of the internal oscillator and the value is measured when command B3h A[7:4] is in default value.

#### 10.2 **6800-Series MCU Parallel Interface Timing Characteristics**

Table 10-2: 6800-Series MCU Parallel Timing Characteristics

 $(TA = 25 \, ^{\circ}C, \, V_{DDIO} = 2.4-3.6 \, / \, 4.5-5.5V, \, V_{SS} = 0V)$ 

| Symbol                      | Parameter                                  | Min | Тур | Max | Unit |
|-----------------------------|--------------------------------------------|-----|-----|-----|------|
| t <sub>cycle</sub>          | Clock Cycle Time (write cycle)             | 400 | ı   | -   | ns   |
| t <sub>AS</sub>             | Address Setup Time                         | 13  | ı   | -   | ns   |
| $t_AH$                      | Address Hold Time                          | 17  | ı   | -   | ns   |
| $t_{CS}$                    | Chip Select Time                           | 0   | ı   | -   | ns   |
| $t_{CH}$                    | Chip Select Hold Time                      | 0   | ı   | -   | ns   |
| $t_{DSW}$                   | Write Data Setup Time                      | 35  | ı   | -   | ns   |
| $t_DHW$                     | Write Data Hold Time                       | 18  | ı   | -   | ns   |
| $t_{DHR}$                   | Read Data Hold Time                        | 13  | ı   | -   | ns   |
| $t_OH$                      | Output Disable Time                        | 10  | ı   | 90  | ns   |
| t <sub>ACC</sub>            | Access Time (RAM)                          |     |     | 125 | ns   |
|                             | Access Time (command)                      | -   | -   | 123 | ns   |
| $PW_{CSL}$                  | Chip Select Low Pulse Width (read RAM)     | 250 | -   | -   | ns   |
|                             | Chip Select Low Pulse Width (read Command) | 250 | -   | -   | ns   |
|                             | Chip Select Low Pulse Width (write)        | 50  | -   | -   | ns   |
| PW <sub>CSH</sub>           | Chip Select High Pulse Width (read)        | 155 | -   | -   | ns   |
|                             | Chip Select High Pulse Width (write)       | 55  | -   | -   | ns   |
| $\mathbf{t}_{R}$            | Rise Time                                  | -   | -   | 15  | ns   |
| $t_{\scriptscriptstyle{F}}$ | Fall Time                                  | -   | _   | 15  | ns   |

Figure 10-1: 6800-series parallel interface characteristics (Form 1: CS# low pulse width > E high pulse width)



Note  $^{(1)}$  All timings are based on 20% to 80% of  $\mbox{V}_{\mbox{\scriptsize DDIO}}\mbox{-}\mbox{V}_{\mbox{\scriptsize SS}}$ 

Figure 10-2: 6800-series parallel interface characteristics (Form 2: CS# low pulse width < E high pulse width)



# 10.3 8080-Series MCU Parallel Interface Timing Characteristics

Table 10-3: 8080-Series MCU Parallel Interface Timing Characteristics

 $(T_A = 25^{\circ}C, VDDIO = 2.4-3.6 / 4.5-5.5V, VSS = 0V)$ 

| Symbol             | Parameter                                                      | Min | Тур | Max | Unit |
|--------------------|----------------------------------------------------------------|-----|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time (write cycle)                                 | 400 | -   | -   | ns   |
| $t_{AS}$           | Address Setup Time                                             | 13  | -   | -   | ns   |
| $t_AH$             | Address Hold Time                                              | 17  | -   | 1   | ns   |
| $t_{CS}$           | Chip Select Time                                               | 0   | -   | -   | ns   |
| $t_{CSH}$          | Chip select hold time to read signal                           | 0   | -   | -   | ns   |
| $t_{CSF}$          | Chip select hold time                                          | 0   | -   | -   | ns   |
| $t_{DSW}$          | Write Data Setup Time                                          | 35  | -   | 1   | ns   |
| $t_DHW$            | Write Data Hold Time                                           | 18  | -   | ı   | ns   |
| $t_{DHR}$          | Read Data Hold Time                                            | 13  | -   | ı   | ns   |
| $t_OH$             | Output Disable Time                                            | 10  | =   | 70  | ns   |
| $t_{ACC}$          | Access Time (RAM)                                              |     |     | 125 | ns   |
|                    | Access Time (command)                                          | _   | _   | 123 | ns   |
| $PW_{CSL}$         | Chip Select Low Pulse Width (read RAM) - t <sub>PWLR</sub>     | 250 | -   | -   | ns   |
|                    | Chip Select Low Pulse Width (read Command) - t <sub>PWLR</sub> | 250 | -   | -   | ns   |
|                    | Chip Select Low Pulse Width (write) - t <sub>PWLW</sub>        | 50  | -   | -   | ns   |
| $PW_{CSH}$         | Chip Select High Pulse Width (read) - t <sub>PWHR</sub>        | 155 | -   | -   | ns   |
|                    | Chip Select High Pulse Width (write) - t <sub>PWHW</sub>       | 55  | -   | -   | ns   |
| $t_R$              | Rise Time                                                      | -   | -   | 15  | ns   |
| t <sub>F</sub>     | Fall Time                                                      | -   | -   | 15  | ns   |

Figure 10-3: 8080-series parallel interface characteristics





# 10.4 Serial Interface Timing Characteristics

**Table 10-4: Serial Timing Characteristics** 

 $(T_A = 25^{\circ}C, V_{DDIO} = 2.4-3.6 / 4.5-5.5V, V_{SS} = 0V)$ 

| Symbol                          | Parameter                      | Min | Тур | Max | Unit |
|---------------------------------|--------------------------------|-----|-----|-----|------|
| t <sub>c</sub>                  | Serial clock cycle time        | 1   | -   | 20  | us   |
| t <sub>r</sub> , t <sub>f</sub> | Serial clock rise/fall time    | -   | -   | 15  | ns   |
| $t_{w}$                         | Serial clock width (high, low) | 400 | -   | -   | ns   |
| $t_{su1}$                       | Chip select setup time         | 60  | -   | -   | ns   |
| t <sub>h1</sub>                 | Chip select hold time          | 20  | -   | -   | ns   |
| $\mathbf{t}_{su2}$              | Serial input data setup time   | 200 | -   | -   | ns   |
| t <sub>h2</sub>                 | Serial input data hold time    | TBD | -   | =   | ns   |
| $t_{D}$                         | Serial output data delay time  | -   | -   | TBD | ns   |
| $t_DH$                          | Serial output data hold time   | 10  | -   | -   | ns   |

Note: All timings are based on 20% to 80% of  $V_{\text{DDIO}}$ - $V_{\text{SS}}$ 

CS#  $V_{\text{IL1}} \\$  $t_{h1}$ V<sub>IH1</sub>  $V_{IH1}$ V<sub>IH1</sub> V<sub>IH1</sub> SCLK  $V_{\text{IL1}} \\$  $V_{\text{IL1}} \\$  $V_{\text{IL1}}$  $V_{\text{IL1}} \\$ SID  $t_{\text{DH}} \\$  $V_{OH1}$ SOD -

Figure 10-4: Serial Timing Characteristics

# 10.5 I<sup>2</sup>C Timing Characteristics

Table 10-5: I<sup>2</sup>C Timing Characteristics

 $(T_A = 25^{\circ}C, V_{DDIO} = 2.4-3.6 / 4.5-5.5V, V_{SS} = 0V)$ 

| Symbol                 | Parameter                                                                 | Min | Тур | Max | Unit |
|------------------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>cycle</sub>     | Clock Cycle Time                                                          | 2.5 | -   | -   | us   |
| t <sub>HSTART</sub>    | Start condition Hold Time                                                 | 0.6 | -   | -   | us   |
| <b>t</b> <sub>HD</sub> | Data Hold Time (for "SDA <sub>OUT</sub> " pin)                            | 5   | -   | -   | ns   |
|                        | Data Hold Time (for "SDA <sub>IN</sub> " pin)                             | 300 | -   | -   | ns   |
| t <sub>SD</sub>        | Data Setup Time                                                           | 100 | -   | -   | ns   |
| t <sub>SSTART</sub>    | Start condition Setup Time (Only relevant for a repeated Start condition) | 0.6 | -   | -   | us   |
| t <sub>SSTOP</sub>     | Stop condition Setup Time                                                 | 0.6 | -   | -   | us   |
| <b>t</b> <sub>R</sub>  | Rise Time for data and clock pin                                          | -   | -   | 300 | ns   |
| t <sub>F</sub>         | Fall Time for data and clock pin                                          | -   | -   | 300 | ns   |
| t <sub>IDLE</sub>      | Idle Time before a new transmission can start                             | 1.3 | -   | -   | us   |

Note: All timings are based on 20% to 80% of V<sub>DDIO</sub>-V<sub>SS</sub>

Figure 10-5: I2C Timing Characteristics



# 11 Application Example

Figure 11-1: Application Example of US2066



 $^{(4)}$  It is recommended to tie  $V_{LSS}$  and  $V_{SS}$  at one common ground point to minimize circulating ground noise.



# 12 US2066 CGROM Character Code

# 12.1 ROM A ( ROM[1:0] = [0:0] )



Language: English, Irish, Spanish, Dutch (2), Danish, Norwegian, Swedish, Finnish, Czech (7), Slovene, Hungarian (2), Turkish (1)

The number in the parentheses is showing how many letters might be needed to build and define additionally. The darker background is showing the maximum addresses those could be allocated by OPR[1:0] setting.

# **US2066**

# 12.2 ROM B ( ROM[1:0] = [0:1] )



Language: English, Irish, Portuguese, Spanish, French (1), Italian, German, Dutch (2), Icelandic, Danish, Norwegian, Swedish, Polish (8), Czech (8), Hungarian (2), Romanian (5), Turkish, Vietnamese (6), Russian (Small Letters)

The number in the parentheses is showing how many letters might be needed to build and define additionally. The darker background is showing the maximum addresses those could be allocated by OPR[1:0] setting.

# **US2066**

# 12.3 ROM C ( ROM[1:0] = [1:0] )



Language: English, Dutch (2), Japanese, Greek (Small Letters)

The number in the parentheses is showing how many letters might be needed to build and define additionally. The darker background is showing the maximum addresses those could be allocated by OPR[1:0] setting.